參數(shù)資料
型號: AM79C930
廠商: Advanced Micro Devices, Inc.
英文描述: PCnet-Mobile Single-Chip Wireless LAN Media Access Controller
中文描述: PCnet -移動單芯片無線局域網(wǎng)媒體接入控制器
文件頁數(shù): 118/161頁
文件大?。?/td> 691K
代理商: AM79C930
AMD
P R E L I M I N A R Y
118
Am79C930
CONFIGURATION REGISTER INDEX:
18h
Bit
Name
Reset Value
Description
7:6
Reserved
Reserved. Must be written as a 0. Reads of this bit produce
undefined data.
RSSI Sample Start. The value in this register is used to determine
when to capture a sample of the RSSI input for A/D conversion dur-
ing antenna diversity operation. The register value is a measure of
the time of RSSI sample relative to the endof the current antenna
dwell time (i.e., SS=03h implies that the RSSI sample will be con-
verted at 3
μ
s before the current antenna dwell time ends).
The resolution of the RSSI sample timer is equal to 20 times the
CLKIN period when the CLKGT20 bit of MIR9 is set to 0 and is equal
to 40 times the CLKIN period when the CLKGT20 bit of MIR9 is set
to 1. For a 1 Mbs data rate with CLKIN = 20 MHz and CLKGT20 = 0,
the resolution is 1
μ
. With CLKIN=20 MHz and CLKGT20 = 0, a
value of SS[5:0] = 00100 means that the RSSI sample will be taken
4
μ
beforethe next antenna switch event occurs. A register value of
0 means that no RSSI samples will be taken.
The time value represented by the bits in SS[5:0] must be less than
the time value of the bits in the ADT[5:0] field of TCR4 minus the
time value of the bits of the A2DT[3:0] field of TCR25 minus 9
CLKIN periods (18 CLKIN periods if CLKGT20=1).
5:0
SS[5:0]
00h
TCR25: RSSI Configuration
This register is the RSSI Configuration register.
This
register
is
used
converter parameters.
to
setup
some
A/D
CONFIGURATION REGISTER INDEX:
19h
Bit
Name
Reset Value
Description
7
UXA2DST
0
Use external A/D conversion Start signal. When UXA2DST is set to
0, then the A/D conversion process starts when the Antenna Dwell
timer reaches the value programmed in the SS bits of TCR24.
When UXA2DST is set to 1, then an external stimulus from the
USER6/IRQ5/EXTA2DST pin is required to begin each A/D conver-
sion cycle. Rising edges of USER6/IRQ5/EXTA2DST initiate new
conversion cycles. A/D sample and conversion timing will proceed
as programmed in the TCR25 register A2DT field.
Enable External. Setting ENEXT to a 1 enables the external A/D
mode of the Am79C930 device, allowing the Am79C930 device to
use the digital values supplied by an external A/D converter in CCA
and antenna diversity decisions. ENEXT is used in conjunction with
ENSAR (TCR25[5]) and ADDA (TIR26[2]) to configure the
Am79C930 device A/D mode according to the table listed in section
RSSI A/D Unit
Enable SAR. Setting ENSAR to a 1 enables the SAR[6:0] pins to
drive as outputs. ENSAR is used in conjunction with ENINT
(TCR25[6]) and ADDA (TIR26[2]) to configure the Am79C930 de-
vice A/D mode according to the table listed in the RSSI A/D unit de-
scription of in section RSSI A/D Unit
Reserved. Must be written as a 0. Reads of this bit produce
undefined data.
6
ENEXT
0
5
ENSAR
0
4
Reserved
相關(guān)PDF資料
PDF描述
AM79C930VCW PCnet-Mobile Single-Chip Wireless LAN Media Access Controller
AM79C940VCW Media Access Controller for Ethernet (MACE)
AM79C940 Media Access Controller for Ethernet (MACE)
AM79C940JCW Media Access Controller for Ethernet (MACE)
AM79C940KCW Media Access Controller for Ethernet (MACE)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AM79C930EVAL-HW 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Am79C930EVAL-HW - PCnet-Mobile Evaluation Kit
AM79C930VC/W 制造商:AMD 制造商全稱:Advanced Micro Devices 功能描述:PCnet-Mobile Single-Chip Wireless LAN Media Access Controller
AM79C930VCW 制造商:AMD 制造商全稱:Advanced Micro Devices 功能描述:PCnet-Mobile Single-Chip Wireless LAN Media Access Controller
AM79C940 制造商:AMD 制造商全稱:Advanced Micro Devices 功能描述:Media Access Controller for Ethernet (MACE)