<table id="nrzj1"></table>
<var id="nrzj1"><pre id="nrzj1"><dfn id="nrzj1"></dfn></pre></var>
<dd id="nrzj1"><meter id="nrzj1"></meter></dd>
<big id="nrzj1"><form id="nrzj1"><small id="nrzj1"></small></form></big>
  • <var id="nrzj1"></var>
    <var id="nrzj1"></var>
    參數(shù)資料
    型號(hào): AD7450BRZ
    廠商: Analog Devices Inc
    文件頁(yè)數(shù): 20/22頁(yè)
    文件大?。?/td> 0K
    描述: IC ADC 12BIT DIFF IN 1MSPS 8SOIC
    標(biāo)準(zhǔn)包裝: 98
    位數(shù): 12
    采樣率(每秒): 1M
    數(shù)據(jù)接口: DSP,MICROWIRE?,QSPI?,串行,SPI?
    轉(zhuǎn)換器數(shù)目: 1
    功率耗散(最大): 9.25mW
    電壓電源: 單電源
    工作溫度: -40°C ~ 85°C
    安裝類型: 表面貼裝
    封裝/外殼: 8-SOIC(0.154",3.90mm 寬)
    供應(yīng)商設(shè)備封裝: 8-SOIC
    包裝: 管件
    輸入數(shù)目和類型: 1 個(gè)差分,單極
    配用: EVAL-AD7450CBZ-ND - BOARD EVALUATION FOR AD7450
    AD7450
    –7–
    TERMINOLOGY
    Signal-to-(Noise + Distortion) Ratio
    This is the measured ratio of signal-to-(noise + distortion) at
    the output of the ADC. The signal is the rms amplitude of the
    fundamental. Noise is the sum of all nonfundamental signals up
    to half the sampling frequency (fS/2), excluding dc. The ratio is
    dependent on the number of quantization levels in the digitiza-
    tion process; the more levels, the smaller the quantization noise.
    The theoretical signal-to-(noise + distortion) ratio for an ideal
    N-bit converter with a sine wave input is given by:
    Signal–to–(Noise + Distortion) = (6.02 N + 1.76) dB
    Thus, for a 12-bit converter, this is 74 dB.
    Total Harmonic Distortion
    Total harmonic distortion (THD) is the ratio of the rms sum of
    harmonics to the fundamental. For the AD7450, it is defined as:
    THD dB
    VVV
    VV
    V
    ()
    =
    ++
    20
    2
    3
    2
    4
    2
    5
    2
    6
    2
    1
    log
    where V1 is the rms amplitude of the fundamental and V2, V3,
    V4, V5, and V6 are the rms amplitudes of the second to the sixth
    harmonics.
    Peak Harmonic or Spurious Noise
    Peak harmonic or spurious noise is defined as the ratio of the
    rms value of the next largest component in the ADC output
    spectrum (up to fS/2 and excluding dc) to the rms value of the
    fundamental. Normally, the value of this specification is deter-
    mined by the largest harmonic in the spectrum, but for ADCs
    where the harmonics are buried in the noise floor, it will be a
    noise peak.
    Intermodulation Distortion
    With inputs consisting of sine waves at two frequencies, fa and fb,
    any active device with nonlinearities will create distortion
    products at sum and difference frequencies of mfa
    ± nfb where
    m and n = 0, 1, 2, or 3. Intermodulation distortion terms are those
    for which neither m nor n are equal to zero. For example, the
    second order terms include (fa + fb) and (fa – fb), while the third
    order terms include (2fa + fb), (2fa – fb), (fa + 2fb), and (fa –2fb).
    The AD7450 is tested using the CCIF standard, where two
    input frequencies near the top end of the input bandwidth are
    used. In this case, the second order terms are usually distanced
    in frequency from the original sine waves, while the third order
    terms are usually at a frequency close to the input frequencies.
    As a result, the second and third order terms are specified
    separately. The calculation of the intermodulation distortion is
    as per the THD specification, where it is the ratio of the rms sum
    of the individual distortion products to the rms amplitude of the
    sum of the fundamentals expressed in dBs.
    Aperture Delay
    This is the amount of time from the leading edge of the sampling
    clock until the ADC actually takes the sample.
    Aperture Jitter
    This is the sample-to-sample variation in the effective point in
    time at which the actual sample is taken.
    Full Power Bandwidth
    The full power bandwidth of an ADC is that input frequency at
    which the amplitude of the reconstructed fundamental is reduced
    by 0.1 dB or 3 dB for a full-scale input.
    Common-Mode Rejection Ratio (CMRR)
    The common-mode rejection ratio is defined as the ratio of the
    power in the ADC output at full-scale frequency, f, to the power
    of a 200 mV p-p sine wave applied to the common-mode volt-
    age of VIN+ and VIN– of frequency fs:
    CMRR dB
    Pf Pfs
    ()
    log (
    /
    )
    = 10
    Pf is the power at the frequency f in the ADC output; Pfs is the
    power at frequency fs in the ADC output.
    Integral Nonlinearity (INL)
    This is the maximum deviation from a straight line passing
    through the endpoints of the ADC transfer function.
    Differential Nonlinearity (DNL)
    This is the difference between the measured and the ideal 1 LSB
    change between any two adjacent codes in the ADC.
    Zero Code Error
    This is the deviation of the midscale code transition (111...111
    to 000...000) from the ideal VIN+ – VIN– (i.e., 0 LSB).
    Positive Gain Error
    This is the deviation of the last code transition (011...110 to
    011...111) from the ideal VIN+ – VIN– (i.e., +VREF – 1 LSB),
    after the zero code error has been adjusted out.
    Negative Gain Error
    This is the deviation of the first code transition (100...000 to
    100...001) from the ideal VIN+ – VIN– (i.e., –VREF + 1 LSB), after
    the zero code error has been adjusted out.
    Track and Hold Acquisition Time
    The track and hold acquisition time is the minimum time re-
    quired for the track and hold amplifier to remain in track mode
    for its output to reach and settle to within 0.5 LSB of the ap-
    plied input signal.
    Power Supply Rejection Ratio (PSRR)
    The power supply rejection ratio is defined as the ratio of the
    power in the ADC output at full-scale frequency, f, to the power
    of a 200 mV p-p sine wave applied to the ADC VDD supply of
    frequency fS.
    PSRR dB
    log Pf /Pfs
    ()
    (
    )
    = 10
    Pf is the power at frequency f in the ADC output; Pfs is the
    power at frequency fs in the ADC output.
    Rev. A
    相關(guān)PDF資料
    PDF描述
    MS3102A24-20P CONN RCPT 11POS BOX MNT W/PINS
    AD7475BRZ IC ADC 12BIT SERIAL LP 8SOIC
    VI-B50-IV-F2 CONVERTER MOD DC/DC 5V 150W
    VE-J4P-MW-F3 CONVERTER MOD DC/DC 13.8V 100W
    MS3102A18-12S CONN RCPT 6POS BOX MNT W/SCKT
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    AD7451 制造商:AD 制造商全稱:Analog Devices 功能描述:Pseudo Differential, 1MSPS, 12- & 10-Bit ADCs in 8-lead SOT-23
    AD7451ARM 制造商:Analog Devices 功能描述:ADC Single SAR 1Msps 12-bit Serial 8-Pin MSOP 制造商:Rochester Electronics LLC 功能描述:12BIT PSDO DIFF I/PUT,1MSPS SAR ADC I.C. - Bulk 制造商:Analog Devices 功能描述:12BIT SAR ADC DIFF I/P SMD 7451
    AD7451ARM-REEL7 制造商:Analog Devices 功能描述:ADC Single SAR 1Msps 12-bit Serial 8-Pin MSOP T/R
    AD7451ARMZ 功能描述:IC ADC 12BIT DIFF 1MSPS 8MSOP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 其它有關(guān)文件:TSA1204 View All Specifications 標(biāo)準(zhǔn)包裝:1 系列:- 位數(shù):12 采樣率(每秒):20M 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:2 功率耗散(最大):155mW 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-TQFP 供應(yīng)商設(shè)備封裝:48-TQFP(7x7) 包裝:Digi-Reel® 輸入數(shù)目和類型:4 個(gè)單端,單極;2 個(gè)差分,單極 產(chǎn)品目錄頁(yè)面:1156 (CN2011-ZH PDF) 其它名稱:497-5435-6
    AD7451ART-R2 功能描述:IC ADC 12BIT W/DIFF INP SOT-23-8 RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 位數(shù):12 采樣率(每秒):3M 數(shù)據(jù)接口:- 轉(zhuǎn)換器數(shù)目:- 功率耗散(最大):- 電壓電源:- 工作溫度:- 安裝類型:表面貼裝 封裝/外殼:SOT-23-6 供應(yīng)商設(shè)備封裝:SOT-23-6 包裝:帶卷 (TR) 輸入數(shù)目和類型:-