Master Clock Input " />
參數(shù)資料
型號: AD1953YSTZRL
廠商: Analog Devices Inc
文件頁數(shù): 34/36頁
文件大?。?/td> 0K
描述: IC DSP DAC AUDIO3CH/26BIT 48LQFP
產(chǎn)品培訓(xùn)模塊: Data Converter Fundamentals
DAC Architectures
標準包裝: 2,000
系列: SigmaDSP®
位數(shù): 26
數(shù)據(jù)接口: 串行
轉(zhuǎn)換器數(shù)目: 3
電壓電源: 模擬和數(shù)字
功率耗散(最大): 540mW
工作溫度: -40°C ~ 105°C
安裝類型: 表面貼裝
封裝/外殼: 48-LQFP
供應(yīng)商設(shè)備封裝: 48-LQFP(7x7)
包裝: 帶卷 (TR)
輸出數(shù)目和類型: 6 電壓,單極
采樣率(每秒): 48k
REV. 0
AD1953
–7–
PIN FUNCTION DESCRIPTIONS
Input/
Pin No.
Mnemonic
Output
Description
1
NC
No Connect
2
MCLK2
IN
Master Clock Input 2 256/512 fS
3
MCLK1
IN
Master Clock Input 1 256/512 fS
4
MCLK0
IN
Master Clock Input 0 256/512 fS
5
AUXDATA
IN
Auxiliary Serial Data Input
6
MUTE
IN
Mute Signal, Initiates Volume Ramp-Down
7
DVDD
Digital Supply for DSP Core, 4.5 V to 5.5 V
8
SDATA2
IN
Serial Data Input 2
9
BCLK2
IN
Bit Clock 2
10
LRCLK2
IN
Left/Right Clock 2
11
SDATA1
IN
Serial Data Input 1
12
BCLK1
IN
Bit Clock 1
13
DGND
Digital Ground
14
LRCLK1
IN
Left/Right Clock 1
15
SDATA0
IN
Serial Data Input 0
16
BCLK0
IN
Bit Clock 0
17
LRCLK0
IN
Left/Right Clock 0
18
CDATA
IN
SPI Data Input
19
CCLK
IN
SPI Data Bit Clock
20
CLATCH
IN
SPI Data Framing Signal
21
RESETB
IN
Reset Signal, Active Low
22
AVDD
Analog 5 V Supply
23
AGND
Analog GND
24
NC
No Connect
25
VOUTS–
OUT
Negative Sub Analog DAC Output
26
VOUTS+
OUT
Positive Sub Analog DAC Output
27
AGND
Analog GND
28
VOUTR–
OUT
Negative Left Analog DAC Output
29
VOUTR+
OUT
Positive Left Analog DAC Output
30
AVDD
Analog 5 V Supply
31
AGND
Analog GND
32
AVDD
Analog 5 V Supply
33
VOUTL+
OUT
Positive Left Analog DAC Output
34
VOUTL–
OUT
Negative Left Analog DAC Output
35
AGND
Analog GND
36
NC
No Connect
37
NC
No Connect
38
VREF
IN
Connection for Filtered AVDD/2
39
FILTCAP
IN
Connection for Noise Reduction Capacitor
40
ZEROFLAG
OUT
Zero Flag Output. High when both left and right channels are 0 for 1024 frames.
41
DMUXO/TDMO
OUT
Dual-function Pin: Serial Data MUX Output/TDM Mode Output Data
42
BMUXO/TDMBC
OUT
Dual-function Pin: Bit Clock MUX Output/TDM Mode Bit Clock Output (256 fS)
43
LRMUXO/TDMFS
OUT
Dual-function Pin: Left/Right Clock MUX Output/TDM Mode Frame Sync
Clock Output
44
ODVDD
Digital Supply Pin for Output Drivers, 2.5 V to 5.5 V
45
DCSOUT
OUT
Data Capture Serial Output for Data Capture Registers. Use in conjunction
with selected LRCLK and BCLK to form a 3-wire output.
46
COUT
OUT
SPI Data Output, Three-Stated when Inactive
47
MCLKOUT
OUT
Master Clock Output 512/256 fS (Frequency Selected by SPI Register)
48
DGND
Digital Ground
相關(guān)PDF資料
PDF描述
VI-BNH-MV-B1 CONVERTER MOD DC/DC 52V 150W
V375A36H400BF2 CONVERTER MOD DC/DC 36V 400W
V375A2H160BL2 CONVERTER MOD DC/DC 2V 160W
AD8802ARU IC DAC 8BIT 12CH W/SD 20-TSSOP
VI-BNF-MV-B1 CONVERTER MOD DC/DC 72V 150W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD1953YSTZRL7 功能描述:IC DSP AUDIO 3CHAN 26BIT 48LQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:SigmaDSP® 標準包裝:47 系列:- 設(shè)置時間:2µs 位數(shù):14 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:單電源 功率耗散(最大):55µW 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應(yīng)商設(shè)備封裝:28-SSOP 包裝:管件 輸出數(shù)目和類型:1 電流,單極;1 電流,雙極 采樣率(每秒):*
AD1954 制造商:AD 制造商全稱:Analog Devices 功能描述:SigmaDSP⑩ 3-Channel, 26-Bit Signal Processing DAC
AD1954YS 制造商:Analog Devices 功能描述:DAC 3-CH Delta-Sigma 24-bit 44-Pin MQFP 制造商:Rochester Electronics LLC 功能描述:THREE CHANNEL, 24-BIT SIGMADSP DAC - Bulk
AD1954YSRL 制造商:Analog Devices 功能描述:DAC 3-CH Delta-Sigma 24-bit 44-Pin MQFP T/R
AD1954YST 制造商:Analog Devices 功能描述:DAC 3-CH Delta-Sigma 24-bit 48-Pin LQFP 制造商:Rochester Electronics LLC 功能描述:THREE CHANNEL, 24-BIT SIGMADSP DAC - Tape and Reel