JP < 3200 Hz — 0.05 0.1 dB Wander/Jitter at 3200 H" />
參數(shù)資料
型號: SI5321-H-GL
廠商: Silicon Laboratories Inc
文件頁數(shù): 4/34頁
文件大?。?/td> 0K
描述: IC CLOCK MULT SONET/SDH 63LFBGA
標準包裝: 260
系列: DSPLL®
類型: 時鐘乘法器
PLL:
輸入: LVTTL
輸出: CML
電路數(shù): 1
比率 - 輸入:輸出: 1:1
差分 - 輸入:輸出: 是/是
頻率 - 最大: 2.8GHz
除法器/乘法器: 是/是
電源電壓: 3.135 V ~ 3.465 V
工作溫度: -20°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 63-LBGA
供應商設(shè)備封裝: 63-PBGA(9x9)
包裝: 托盤
Si5321
12
Rev. 2.5
Wander/Jitter Transfer Peaking
JP
< 3200 Hz
0.05
0.1
dB
Wander/Jitter at 3200 Hz Bandwidth
(BWSEL[1:0] = 00 and BWBOOST= 0; FXDDELAY = 1)
Jitter Tolerance (see Figure 7)
JTOL(PP)
f= 32 Hz
1000
—ns
f= 320Hz
100
—ns
f = 3200 Hz
10
—ns
CLKOUT RMS Jitter Generation
FEC[2:0] = 000
JGEN(RMS)
12 kHz to 20 MHz
0.9
1.1
ps
50 kHz to 80 MHz
0.3
0.4
ps
CLKOUT RMS Jitter Generation
FEC[2:0] = 001, 010, 100,101, 110, 111
JGEN(RMS)
12 kHz to 20 MHz
0.85
1.1
ps
50 kHz to 80 MHz
0.3
0.49
ps
CLKOUT Peak-Peak Jitter Generation
FEC[2:0] = 000
JGEN(PP)
12 kHz to 20 MHz
7.1
10.0
ps
50 kHz to 80 MHz
3.2
5.0
ps
CLKOUT Peak-Peak Jitter Generation
FEC[2:0] = 001, 010, 100,101, 110, 111
JGEN(PP)
12 kHz to 20 MHz
6.6
11.0
ps
50 kHz to 80 MHz
3.2
5.5
ps
Jitter Transfer Bandwidth (see Figure 6)
FBW
BW = 3200 Hz
3200
—Hz
Wander/Jitter Transfer Peaking
JP
< 3200 Hz
0.05
0.1
dB
Wander/Jitter at 6400 Hz Bandwidth
(BWSEL[1:0] = 00 and BWBOOST = 1; FXDDELAY = 1)
Jitter Tolerance (see Figure 7)
f = 64 Hz
500
ns
f= 640Hz
50
ns
f = 6400 Hz
5
ns
CLKOUT RMS Jitter Generation
FEC[2:0] = 000
JGEN(RMS)
12 kHz to 20 MHz
0.75
0.95
ps
50 kHz to 80 MHz
0.27
0.35
ps
CLKOUT Peak-Peak Jitter Generation
FEC[2:0] = 000
JGEN(PP)
12 kHz to 20 MHz
6.1
10.0
ps
50 kHz to 80 MHz
3.1
5.0
ps
Jitter Transfer Bandwidth (see Figure 6)
FBW
BW = 6400 Hz
6400
Hz
Wander/Jitter Transfer Peaking
JP
< 6400 Hz
0.05
0.1
dB
Table 4. AC Characteristics (PLL Performance Characteristics) (Continued)
(VDD33 =3.3 V ±5%, TA =–20 to 85 °C)
Parameter
Symbol
Test Condition
Min
Typ
Max Unit
Notes:
1. Higher PLL bandwidth settings provide smaller clock output wander with temperature gradient.
2. For reliable device operation, temperature gradients should be limited to 10 °C/min.
3. Telcordia GR-1244-CORE requirements specify maximum phase transient slope during clock rearrangement in terms
of nanoseconds per millisecond. The equivalent ps/
μs unit is used here since the maximum phase transient magnitude
for the Si5321 (tPT_MTIE) never reaches one nanosecond.
相關(guān)PDF資料
PDF描述
VE-JVJ-MZ-F3 CONVERTER MOD DC/DC 36V 25W
VE-26H-MW-F2 CONVERTER MOD DC/DC 52V 100W
VE-26H-MW-F1 CONVERTER MOD DC/DC 52V 100W
VE-JVJ-MZ-F1 CONVERTER MOD DC/DC 36V 25W
VE-JVP-MZ-F2 CONVERTER MOD DC/DC 13.8V 25W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SI5321-H-ZL2 制造商:Silicon Laboratories Inc 功能描述:
Si5321-XLNX-DC 功能描述:子卡和OEM板 Silabs/Xilinx Ref Design RoHS:否 制造商:BeagleBoard by CircuitCo 產(chǎn)品:BeagleBone LCD4 Boards 用于:BeagleBone - BB-Bone - Open Source Development Kit
SI5322 制造商:SILABS 制造商全稱:SILABS 功能描述:Pin-Controlled 1_710 MHz Jitter Cleaning Clock
Si5322/23-EVB 功能描述:時鐘和定時器開發(fā)工具 Si5322/Si5323 EVAL BOARD RoHS:否 制造商:Texas Instruments 產(chǎn)品:Evaluation Modules 類型:Clock Conditioners 工具用于評估:LMK04100B 頻率:122.8 MHz 工作電源電壓:3.3 V
Si5322-B-GM 功能描述:時鐘合成器/抖動清除器 PIN-PROGRAMMABLE CLK MULTIPLIER 1 OUT RoHS:否 制造商:Skyworks Solutions, Inc. 輸出端數(shù)量: 輸出電平: 最大輸出頻率: 輸入電平: 最大輸入頻率:6.1 GHz 電源電壓-最大:3.3 V 電源電壓-最小:2.7 V 封裝 / 箱體:TSSOP-28 封裝:Reel