參數(shù)資料
型號(hào): S75NS128NDEZFWNK0
廠商: SPANSION LLC
元件分類: 存儲(chǔ)器
英文描述: 1.8 Volt-only, Stacked Multi-Chip Product (MCP) x16 MirrorBit Flash Memory and DRAM
中文描述: SPECIALTY MEMORY CIRCUIT, PBGA133
封裝: 11 X 10 MM, 1.02 MM HEIGHT, 0.50 MM PITCH, LEAD FREE, FBGA-133
文件頁數(shù): 6/211頁
文件大?。?/td> 2858K
代理商: S75NS128NDEZFWNK0
第1頁第2頁第3頁第4頁第5頁當(dāng)前第6頁第7頁第8頁第9頁第10頁第11頁第12頁第13頁第14頁第15頁第16頁第17頁第18頁第19頁第20頁第21頁第22頁第23頁第24頁第25頁第26頁第27頁第28頁第29頁第30頁第31頁第32頁第33頁第34頁第35頁第36頁第37頁第38頁第39頁第40頁第41頁第42頁第43頁第44頁第45頁第46頁第47頁第48頁第49頁第50頁第51頁第52頁第53頁第54頁第55頁第56頁第57頁第58頁第59頁第60頁第61頁第62頁第63頁第64頁第65頁第66頁第67頁第68頁第69頁第70頁第71頁第72頁第73頁第74頁第75頁第76頁第77頁第78頁第79頁第80頁第81頁第82頁第83頁第84頁第85頁第86頁第87頁第88頁第89頁第90頁第91頁第92頁第93頁第94頁第95頁第96頁第97頁第98頁第99頁第100頁第101頁第102頁第103頁第104頁第105頁第106頁第107頁第108頁第109頁第110頁第111頁第112頁第113頁第114頁第115頁第116頁第117頁第118頁第119頁第120頁第121頁第122頁第123頁第124頁第125頁第126頁第127頁第128頁第129頁第130頁第131頁第132頁第133頁第134頁第135頁第136頁第137頁第138頁第139頁第140頁第141頁第142頁第143頁第144頁第145頁第146頁第147頁第148頁第149頁第150頁第151頁第152頁第153頁第154頁第155頁第156頁第157頁第158頁第159頁第160頁第161頁第162頁第163頁第164頁第165頁第166頁第167頁第168頁第169頁第170頁第171頁第172頁第173頁第174頁第175頁第176頁第177頁第178頁第179頁第180頁第181頁第182頁第183頁第184頁第185頁第186頁第187頁第188頁第189頁第190頁第191頁第192頁第193頁第194頁第195頁第196頁第197頁第198頁第199頁第200頁第201頁第202頁第203頁第204頁第205頁第206頁第207頁第208頁第209頁第210頁第211頁
4
S75NS128NDE based MCPs
S75NS128NDE_00_A2 September 23, 2005
A d v a n c e I n f o r m a t i o n
,HG; $. <@:
,A:. $; <@:
,A<. $.<@<
$==$@6E- <@<
$=H$=6>!
><@@
$=A$H6>!
><@=
Absolute Maximum Ratings . . . . . . . . . . . . . . . . 125
$=8-
1<@A
$=D-
1<@A
$=9-;
1<@8
$=G,<@D
$H:<@9
$H<
D
$H@<=:
,A@%4; <=:
,A= 4<=<
,AH4<=@
,AA;4<==
,A8;4<=H
,AD;".
,A9;". <=8
,AG;". <=D
,8:;". <=9
,8<>;<=G
,8@;"," ><=G
,8=;"341<H:
,8H.". <H:
,8A.". <H<
,88.". <H<
,8D. <H@
,89>. <H=
,8G.", ><HH
,D:."341 <HA
SDRAM Revision Summary . . . . . . . . . . . . . . . . . 146
S99KS256N MirrorBit Flash Family
General Description . . . . . . . . . . . . . . . . . . . . . . 148
Product Selector Guide . . . . . . . . . . . . . . . . . . . 150
Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . 151
Input/Output Descriptions . . . . . . . . . . . . . . . . . 152
Logic Symbol . . . . . . . . . . . . . . . . . . . . . . . . . . . . 153
Device Bus Operations . . . . . . . . . . . . . . . . . . . . 153
$H=>1<AH
VersatileIO (V
IO
) Control ...........................................................................154
Requirements for Asynchronous
Read Operation (Non-Burst) ........................................................................154
Requirements for Synchronous (Burst) Read Operation .....................154
Continuous Burst ..........................................................................................154
$HHD!8A.<AA
$HAH. <AA
$H8=. <AA
$HD@. <A8
$H9I>D!8!
A.<A8
$HGI>H
.<A8
$A:I>=
.<A8
$A<I>@
6;1 <@G
<=A
.<A8
8-, 16-, and 32-Word Linear Burst with Wrap Around .....................157
$A@><AD
8-, 16-, and 32-Word Linear Burst without Wrap Around ..............157
Programmable Wait State ..............................................................................157
Configuration Register .....................................................................................158
Handshaking Feature ........................................................................................158
Writing Commands/Command Sequences ...............................................158
Accelerated Program and Erase Operations ............................................158
Write Buffer Programming Operation .......................................................159
Autoselect Mode ...............................................................................................160
Sector Protection and Unprotection ..........................................................160
Sector Protection ..............................................................................................160
Dynamic Sector Protection .............................................................................161
Dynamic Protection Bit (DYB) ..................................................................161
Hardware Data Protection Mode .................................................................161
Write Protect (WP#) ..................................................................................162
WP# Boot Sector Protection ........................................................................162
Low V
CC
Write Inhibit ....................................................................................162
Write Pulse “Glitch” Protection ...................................................................162
Logical Inhibit ......................................................................................................162
Power-Up Write Inhibit ..............................................................................162
Lock Register ......................................................................................................162
$A=; <8@
Automatic Sleep Mode ....................................................................................163
RESET#: Hardware Reset Input ....................................................................163
V
CC
Power-up and Power-down Sequencing ......................................163
Output Disable Mode ......................................................................................163
Secured Silicon Sector Flash Memory Region ..........................................164
Factory Locked: Factor Secured Silicon Sector
Programmed and Protected At the Factory .........................................164
$AH<8H
Customer Secured Silicon Sector ............................................................165
$AA$!GGE@A8/ <8A
Command Definitions . . . . . . . . . . . . . . . . . . . . . 166
Reading Array Data ..........................................................................................166
Set Configuration Register Command Sequence ....................................166
Read Configuration Register Command Sequence .................................166
Read Mode Setting ........................................................................................167
Programmable Wait State Configuration ..............................................167
$A8 $. <8D
Programmable Wait State ..........................................................................167
$AD.2 <8D
Handshaking ....................................................................................................167
Burst Length Configuration ........................................................................168
$A9> <89
Burst Wrap Around .....................................................................................168
RDY Configuration .......................................................................................168
RDY Polarity ...................................................................................................168
Configuration Register . . . . . . . . . . . . . . . . . . . . . 169
$AG; <8G
Reset Command ................................................................................................169
$8: <D<
Enter Secured Silicon Sector/Exit Secured Silicon Sector
Command Sequence .........................................................................................172
Unlock Bypass Command Sequence .......................................................172
Program Command Sequence .......................................................................172
Program Command Sequence ...................................................................172
Program Command Sequence (Unlock Bypass Mode) ......................172
Accelerated Program .......................................................................................173
,D< 1 <D=
相關(guān)PDF資料
PDF描述
S75NS128ND0ZFWNJ0 1.8 Volt-only, Stacked Multi-Chip Product (MCP) x16 MirrorBit Flash Memory and DRAM
S75NS128ND0ZFWNJ2 1.8 Volt-only, Stacked Multi-Chip Product (MCP) x16 MirrorBit Flash Memory and DRAM
S75NS128ND0ZFWNJ3 1.8 Volt-only, Stacked Multi-Chip Product (MCP) x16 MirrorBit Flash Memory and DRAM
S75NS128ND0ZFWNK0 1.8 Volt-only, Stacked Multi-Chip Product (MCP) x16 MirrorBit Flash Memory and DRAM
S75NS128ND0ZFWNK2 1.8 Volt-only, Stacked Multi-Chip Product (MCP) x16 MirrorBit Flash Memory and DRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
S75NS128NDEZFWNK2 制造商:SPANSION 制造商全稱:SPANSION 功能描述:1.8 Volt-only, Stacked Multi-Chip Product (MCP) x16 MirrorBit Flash Memory and DRAM
S75NS128NDEZFWNK3 制造商:SPANSION 制造商全稱:SPANSION 功能描述:1.8 Volt-only, Stacked Multi-Chip Product (MCP) x16 MirrorBit Flash Memory and DRAM
S75NS128NDEZJWNJ0 制造商:SPANSION 制造商全稱:SPANSION 功能描述:1.8 Volt-only, Stacked Multi-Chip Product (MCP) x16 MirrorBit Flash Memory and DRAM
S75NS128NDEZJWNJ2 制造商:SPANSION 制造商全稱:SPANSION 功能描述:1.8 Volt-only, Stacked Multi-Chip Product (MCP) x16 MirrorBit Flash Memory and DRAM
S75NS128NDEZJWNJ3 制造商:SPANSION 制造商全稱:SPANSION 功能描述:1.8 Volt-only, Stacked Multi-Chip Product (MCP) x16 MirrorBit Flash Memory and DRAM