參數(shù)資料
型號: S24163SBT
廠商: Summit Microelectronics, Inc.
英文描述: Precision RESET Controller with 16K I2C Memory
中文描述: 精密復(fù)位控制器的I2C與16K的記憶
文件頁數(shù): 4/12頁
文件大?。?/td> 169K
代理商: S24163SBT
4
S24163
2014 2.1 8/2/00
FIGURE 4. ACKNOWLEDGE RESPONSE FROM RECEIVER
Input Data Protocol
One data bit is transferred during each clock pulse. The
data on the SDA line must remain stable during clock
HIGH time, because changes on the data line while SCL
is HIGH will be interpreted as start or stop condition (See
Figure 2).
START and STOP Conditions
When both the data and clock lines are HIGH, the bus is
said to be not busy. A HIGH-to-LOW transition on the data
line, while the clock is HIGH, is defined as the
START
condition. A LOW-to-HIGH transition on the data line, while
the clock is HIGH, is defined as the
STOP
condition (See
Figure 3).
DEVICE OPERATION
The S24163 is a 16,384-bit serial E
2
PROM. The device
supports the I
2
C bidirectional data transmission protocol.
The protocol defines any device that sends data onto the
bus as a
transmitter
and any device which receives data
as a
receiver.
The device controlling data transmission
is called the
master
and the controlled device is called
the
slave.
Since it never initiates any data transfers the
S24163 is always a
slave
device.
Acknowledge (ACK)
Acknowledge is a software convention used to indicate
successful data transfers. The transmitting device, either
the master or the slave, will release the bus after transmit-
ting eight bits. During the ninth clock cycle, the receiver
will pull the SDA line LOW to ACKnowledge that it
received the eight bits of data (See Figure 4).
The S24163 will respond with an ACKnowledge after
recognition of a START condition and its slave address
byte. If both the device and a write operation are selected,
the S24163 will respond with an ACKnowledge after the
receipt of each subsequent 8-bit word.
FIGURE 5. SLAVE ADDRESS BYTE
In the READ mode the S24163 transmits eight bits of data,
then releases the SDA line, and monitors the line for an
ACKnowledge signal. If an ACKnowledge is detected,
and no STOP condition is generated by the master, the
S24163 will continue to transmit data. If an ACKnowledge is
not detected the S24163 will terminate further data transmis-
sions and await a STOP condition before returning to the
standby power mode.
Device Addressing
Following a start condition the master must output the
address of the slave it is accessing. The most significant
four bits of the slave address are the device type identifier
(see figure 5). For the S24163 this is fixed as 1010[B
HEX
].
Word Address
The next three bits of the slave address are an extension
of the array
s address and are concatenated with the eight
bits of address in the word address field, providing direct
access to the 2,048 X 8 array.
Read/Write Bit
The last bit of the data stream defines the operation to be
performed. When set to
1
a read operation is selected;
when set to
0
a write operation is selected.
SCL from
Master
Data Output
from
Transmitter
Data Output
from
Receiver
Start
Condition
ACKnowledge
t
AA
t
AA
1
8
9
2014 ILL6 1.0
1 0 1 0
A10 A9 A8 R/W
DEVICE
IDENTIFIER
HIGH ORDER
WORD ADDRESS
2014 ILL7 1.0
相關(guān)PDF資料
PDF描述
S250S CURRENT 0.8 AMPERES VOLTAGE 100 TO 1000 VOLTS
S25D60 SCHOTTKY BARRIER RECTIFIERS(25A,30-60V)
S25D30 SCHOTTKY BARRIER RECTIFIERS(25A,30-60V)
S25D40 SCHOTTKY BARRIER RECTIFIERS(25A,30-60V)
S25D50 SCHOTTKY BARRIER RECTIFIERS(25A,30-60V)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
S24-1A02-01L 制造商:Cynergy3 功能描述:
S24-2.23-30-02 制造商:Power-One 功能描述:- Bulk
S24-2.23-35-02 制造商:Power-One 功能描述:- Bulk
S24-2.23-40-02 制造商:Power-One 功能描述:- Bulk
S24-2.23-45-02 制造商:Power-One 功能描述:- Bulk