參數(shù)資料
型號(hào): S2060
廠商: MICROSEMI CORP-LAWRENCE
元件分類: 參考電壓二極管
英文描述: Silicon Power Rectifier
中文描述: 16 A, 600 V, SILICON, RECTIFIER DIODE, DO-203AA
封裝: DO-4, 1 PIN
文件頁數(shù): 4/22頁
文件大小: 693K
代理商: S2060
4
S2060
GIGABIT ETHERNET TRANSCEIVER
March 7, 2001 / Revision H
RECEIVER DESCRIPTION
Whenever a signal is present, the receiver attempts
to recover the serial clock from the received data
stream. The S2060 searches the serial bit stream for
the occurrence of a positive polarity COMMA sync
pattern (0011111xxx positive running disparity) to
perform word synchronization. Once synchronization
on both bit and word boundaries is achieved, the
receiver provides the decoded data on its parallel
outputs.
Clock Recovery Function
Clock recovery is performed on the input data
stream. A simple state machine in the clock recovery
macro decides whether to acquire lock from the se-
rial data input or from the reference clock. The deci-
sion is based upon the frequency and run length of
the input serial data.
The lock to reference frequency criteria ensure that
the S2060 will respond to variations in the serial data
input frequency (as compared to the reference fre-
quency). The new lock state is dependent upon the
current lock state, as shown in Table 3. The run-
length criteria ensure that the S2060 will respond ap-
propriately and quickly to a loss of signal. The run-
length checker flags a condition of consecutive ones
or zeros across 12 parallel words. Thus, 119 or less
consecutive ones or zeros does not cause signal loss,
129 or more causes signal loss, and 120 – 128 may
or may not, depending on how the data aligns across
byte boundaries. If both the off-frequency detect test
and the run-length test is satisfied, the CRU will at-
tempt to lock to the incoming data.
In any transfer of PLL control between the serial
data and the reference clock, the RBC0 and RBC1
remain phase continuous and glitch free, assuring
the integrity of downstream clocking.
Reference Clock Input
The reference clock must be provided from a low
jitter clock source. The frequency of the received
data stream must be within 400 ppm of the reference
clock to ensure reliable locking of the receiver PLL.
A single reference clock is provided to both the
transmit and receive PLL's.
Data Output
The S2060 provides either framed or unframed par-
allel output data, determined by the state of
EN_CDET. With EN_CDET held ACTIVE, the S2060
will detect and align to the 8B/10B COMMA
codeword anywhere in the data stream. When
EN_CDET is INACTIVE, no attempt is made to syn-
chronize on any particular incoming character. The
S2060 will achieve bit synchronization within 250 bit
times and begin to deliver unframed parallel output
data words whenever it has received full transmis-
sion words. Upon change of state of the EN_CDET
input, the COM_DET output response will be de-
layed by a maximum of 3 byte times.
k
c
o
L
t
n
e
S
e
S
r
u
C
y
c
n
)
e
C
u
q
B
T
e
r
F
.
L
v
L
P
e
S
k
c
o
L
w
e
N
d
e
k
c
o
L
m
p
p
8
8
4
<
d
e
k
c
o
L
m
p
p
2
3
7
o
8
8
4
d
e
n
m
r
d
n
U
m
p
p
2
3
7
>
d
e
k
c
o
U
d
e
k
c
o
U
m
p
p
4
4
2
<
d
e
k
c
o
L
m
p
p
6
6
3
o
4
4
2
d
e
n
m
r
d
n
U
m
p
p
6
6
3
>
d
e
k
c
o
U
Table 3. Lock to Reference Frequency Criteria
相關(guān)PDF資料
PDF描述
S2061 Serial Backplane Transceiver(用于高速串行數(shù)據(jù)傳送的收發(fā)器)
S2062 Dual Serial Backplane Transceiver(用于以太網(wǎng),光纖通道高速串行數(shù)據(jù)傳送的雙收發(fā)器)
S2064 Quad Serial Backplane Device(用于以太網(wǎng),光纖通道高速串行數(shù)據(jù)傳送的四收發(fā)器)
S2065 Quad Serial Backplane Device with Dual I/O(帶雙傳送接收串行I/O的四收發(fā)器)
S2066 Quad GigaBit Ethernet Transceiver(四千兆位以太網(wǎng)收發(fā)器)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
S2060A 制造商:AppliedMicro 功能描述:GIGABIT ETHERNET/FIBRE CHANNEL TRANSCEIVER
S2060A (RECTIFIER) 制造商:RCA 功能描述:Silicon Controlled Rectifier, 100 Volt, 2.75A, TO-220
S2060A (TRANSCEIVER) 制造商:AppliedMicro 功能描述:DATACOM, ETHERNET TRANSCEIVER, 64 Pin Plastic QFP
S2060AH 制造商:RCA 功能描述:2060AH
S2060B 制造商:AppliedMicro 功能描述:GIGABIT ETHERNET/FIBRE CHANNEL TRANSCEIVER