參數(shù)資料
型號: MT8930CP
廠商: ZARLINK SEMICONDUCTOR INC
元件分類: 數(shù)字傳輸電路
英文描述: Subscriber Network Interface Circuit
中文描述: DATACOM, DIGITAL SLIC, PQCC44
封裝: PLASTIC, MS-018AC, LCC-44
文件頁數(shù): 13/41頁
文件大?。?/td> 2516K
代理商: MT8930CP
Data Sheet
MT8930C
13
Figure 13 - Daisy Chaining the SNIC
Figure 14 - NT in Star Configuration
ST-BUS Clock
ST-BUS
Stream
System
Frame Pulse
MT8930C
NT
F0b
F0od
MT8930C
NT
F0b
F0od
MT8930C
NT
F0b
F0od
MT8930C
NT
F0b
F0od
to TE
to TE
to TE
to TE
Active on
Channel 0 - 3
Active on
Channels 4 - 7
Active on
Channels 8 - 11
Active on
Channels 12 - 15
V
DD
to TE
to TE
STAR
F0b
DSTi
STAR
F0b
DSTi
MT8930C
NT
MT8930C
NT
MT8930C
NT
MT8930C
NT
to TE
to TE
System
Frame Pulse
Input
ST-BUS Stream
Output
ST-BUS Stream
STAR
F0b
DSTi
DSTo
STAR
F0b
DSTi
Up to eight SNICs in NT mode with physically
independent S-Busses can be connected in parallel
to realize a star configuration, as shown in Figure 14.
All devices connected into the star will carry the
same input, thus information is sent to all TEs
simultaneously. The 2B+D data received from every
TE is transmitted to all NTs through the STAR pin.
Consequently, all the DSTo streams will carry
identical 2B+D data reflecting what is being
transmitted by the various TEs.
The flow of data in the direction of S-Bus to ST-BUS
is transparent to the SNIC, regardless of the state
machine status. On the other hand, the flow of data
in the direction of ST-BUS to S-Bus becomes
transparent only after the state machine is in the
active state (IS0, IS1=1,1), in case of an NT, or in the
synchronization state (IS0, IS1=1), in case of a TE.
Microprocessor/Control Interface
The parallel port on the SNIC operates as either a
general purpose microprocessor interface or as a
hardwired control port.
In microprocessor control mode (Cmode = 1), the
parallel port is compatible with either Motorola or
Intel multiplexed bus signals and timing. The
MOTEL circuit (
MO
torola and In
TEL
Compatible bus) uses the level of the DS/RD pin
at the rising edge of AS/ALE to select the
appropriate bus timing. If DS/RD is low at the
rising edge of AS/ALE (refer Fig. 26) then Motorola
bus timing is selected. Conversely, if DS/RD is
high at the rising edge of AS/ALE (refer Figs. 24 &
25), then Intel bus timing is selected. This has the
effect
of
redefining
the
transparently to the user.
microprocessor
port
In this mode, the user has the option of writing to the
C-channel Control or Diagnostic Register through
the parallel port interface or through the C-channel
on DSTi. Bit 0 of the Master Control Register
provides this option.
The parallel port on the SNIC allows complete
control of the HDLC transceiver and access to all
data, control and status registers. The internal
registers (defined in Table 2) can be accessed
through the microprocessor port only when the
Cmode pin is held high. Reading these registers
allows the microprocessor to monitor incoming data
on the S or ST-BUS without interrupting the normal
data flow.
相關(guān)PDF資料
PDF描述
MT8931C Subscriber Network Interface Circuit
MT8931CE Subscriber Network Interface Circuit
MT8931CP Subscriber Network Interface Circuit
MT8931C-1 CMOS ST-BUS⑩ FAMILY Subscriber Network Interface Circuit
MT8931CE CMOS ST-BUS⑩ FAMILY Subscriber Network Interface Circuit Preliminary Information
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MT8930CPR 制造商:Microsemi Corporation 功能描述:
MT8931B 制造商:MITEL 制造商全稱:Mitel Networks Corporation 功能描述:Subscriber Network Interface Circuit
MT8931BC 制造商:MITEL 制造商全稱:Mitel Networks Corporation 功能描述:Subscriber Network Interface Circuit
MT8931BE 制造商:MITEL 制造商全稱:Mitel Networks Corporation 功能描述:Subscriber Network Interface Circuit
MT8931BP 制造商:MITEL 制造商全稱:Mitel Networks Corporation 功能描述:Subscriber Network Interface Circuit