
MB90495G Series
4
I
PRODUCT LINEUP
* : The S2 dipswitch setting when using the MB2145-507 emulation baud. For details, see the MB2145-507
hardware manual (2.7 Emulator Power Pin) .
(Continued)
Paarmeter
Part Number
MB90F497G
MB90497G
MB90F498G
MB90V495G
Feature Classification
FLASH ROM
Mask ROM
FLASH ROM
Product Evaluated
6 Kbytes
ROM Size
64 Kbytes
128 Kbytes
RAM Size
2 Kbytes
Process
CMOS
Package
LQFP64 (width 0.65 mm) , QFP64 (width 1.0 mm)
PGA256
Operating Power
4.5 V to 5.5 V
Emulator power supply*
None
CPU Functions
Number of instructions
Instruction bit length
Instruction length
Data bit length
: 351
: 8-bit, 16-bit
: 1 to 7 bytes
: 1 bit, 8-bit, 16-bit
Minimum execution time : 62.5 ns (with 16-MHz machine clock)
Interrupt processing time : minimum 1.5
μ
s (with 16-MHz machine clock)
Sleep mode/watch mode/time-base timer mode/stop mode / CPU intermittent
mode
Low-power consumption
(Standby) Mode
I/O Ports
General-purpose I/O ports (CMOS output) : 49
Time-base timer
18-bit free-run counter
Interrupt interval : 1.024 ms, 4.096 ms, 16.834 ms, 131.072 ms
(with 4-MHz oscillation clock)
Watchdog timer
Reset generation intervals : 3.58 ms, 14.33 ms, 57.23 ms, 458.75 ms
(with 4-MHz oscillation clock)
16-bit
I/O Timer
16-bit
free-run timer
Number of channels : 1
Interrupts from overflow generation
Input capture
Number of channels : 4
Maintenance of free-run timer value through pin input (rising, falling or both edg-
es)
16-bit reload timer
Number of channels : 2
16-bit reload timer operation
Count clock interval : 0.25
μ
s, 0.5
μ
s, 2.0
μ
s
(with 16-MHz machine clock)
External event count enabled
Watch timer
15-bit free-run counter
Interrupt intervals : 31.25 ms, 62.5 ms, 12 ms, 250 ms, 500 ms, 1.0 s, 2.0 s
(with 8.192-kHz subclock)
8/16-bit PPG timer
Number of channels : 2 (two 8-bit channels can be used)
Two 8-bit or one 16-bit channel PPG operation possible
Free interval, free duty pulse output possible
Count clock : 62.5 ns to 1
μ
s (with 16-MHz machine clock)