(C0 + CL1) - 1 " />
參數(shù)資料
型號: LMK04033BEVAL
廠商: National Semiconductor
文件頁數(shù): 44/65頁
文件大小: 0K
描述: BOARD EVAL FOR LMK04033BISQ
標(biāo)準(zhǔn)包裝: 1
系列: PowerWise®
主要目的: 計時,時鐘調(diào)節(jié)器
嵌入式:
已用 IC / 零件: LMK04033
主要屬性: 122.88 MHz VCXO
次要屬性: 集成式 PLL 和 VCO
已供物品: 板,線纜,文檔
1
(C0 + CL1)
-
1
(C0 + CL2)
=
2
1
FFCL1
FCL1 - FCL2
=
2
C1
=
F
'F
C0
C1
¨
§
CL2
C1
+
1
-
C0
C1
¨
§
CL1
C1
+
1
2(C0 + CL1)
+ 1
C0
C1
¨
§
CL
C1
+
1
+ 1
2
C1
FL = FS
= FS
SNOSAZ8J – SEPTEMBER 2008 – REVISED SEPTEMBER 2011
The 2.2 nF capacitors shown in the circuit are coupling capacitors that block the DC tuning voltage applied by the
4.7 k and 10 k resistors. The value of these coupling capacitors should be large, relative to the value of CTUNE
(CC1 = CC2 >> CTUNE), so that CTUNE becomes the dominant capacitance.
For a specific value of CL, the corresponding resonant frequency (FL) of the parallel resonant mode circuit is:
FS = Series resonant frequency
C1 = Motional capacitance of the crystal
CL = Load capacitance
C0 = Shunt capacitance of the crystal, specified on the crystal datasheet
The normalized tuning range of the circuit is closely approximated by:
CL1, CL2 = The endpoints of the circuit’s load capacitance range, assuming a variable capacitance element is one
component of the load. FCL1, FCL2 = parallel resonant frequencies at the extremes of the circuit’s load
capacitance range.
A common range for the pullability ratio, C0/C1, is 250 to 280. The ratio of the load capacitance to the shunt
capacitance is ~(n * 1000), n < 10. Hence, picking a crystal with a smaller pullability ratio supports a wider tuning
range because this allows the scale factors related to the load capacitance to dominate.
Examples of the phase noise and jitter performance of the LMK04031 with a crystal oscillator are shown in
Table 34. This table illustrates the clock output phase noise when a 12.288 MHz crystal is paired with PLL1.
Table 34. Example RMS Jitter and Clock Output Phase Noise for LMK04031 with a
12.288 MHz Crystal Driving OSCin (T = 25 °C, VCC = 3.3 V)
(1)
RMS Jitter (ps)
Integration Bandwidth
Clock Output Type
PLL2 PDF = 12.288 MHz
PLL2 PDF = 24.576 MHz
(EN_PLL2_REF2X = 0)
(EN_PLL2_REF2X = 1)
FCLK = 122.88 MHz
FCLK = 153.6 MHz
FCLK = 122.88 MHz
100 Hz – 20 MHz
LVPECL
0.279
0.263
0.300
LVCMOS
0.244
0.248
0.218
LVDS
0.272
0.269
0.245
10 kHz – 20 MHz
LVPECL
0.251
0.234
0.284
LVCMOS
0.211
0.215
0.193
LVDS
0.236
0.235
0.217
Phase Noise (dBc/Hz)
Offset
Clock Output Type
PLL2 FPD = 12.288 MHz
PLL2 FPD = 24.576 MHz
(EN_PLL2_REF2X = 0)
(EN_PLL2_REF2X = 1)
FCLK = 122.88 MHz
FCLK = 153.6 MHz
FCLK = 122.88 MHz
100 Hz
LVPECL
-107
-106
LVCMOS
-105
-103
-104
LVDS
-105
-104
-106
(1)
Performance data and crystal specifications contained in this section are based on Ecliptek model ECX-6465, 12.288 MHz.
Copyright 2008–2011, Texas Instruments Incorporated
49
相關(guān)PDF資料
PDF描述
H3AWH-6418G IDC CABLE - HSC64H/AE64G/HPL64H
M3WWK-1406R IDC CABLE - MPL14K/MC14M/MPL14K
3-1906012-2 CA 2.0MM OFNR 50/125,LC SEC RED
GBB09DHLR CONN EDGECARD 18POS .050 DIP SLD
M3KKK-1406R IDC CABLE - MPK14K/MC14M/MPK14K
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
LMK04033BEVAL/NOPB 功能描述:時鐘和定時器開發(fā)工具 LMK04033BISQ EVAL BOARD RoHS:否 制造商:Texas Instruments 產(chǎn)品:Evaluation Modules 類型:Clock Conditioners 工具用于評估:LMK04100B 頻率:122.8 MHz 工作電源電壓:3.3 V
LMK04033BISQ 制造商:NSC 制造商全稱:National Semiconductor 功能描述:Low-Noise Clock Jitter Cleaner with Cascaded PLLs
LMK04033BISQ/NOPB 功能描述:時鐘合成器/抖動清除器 RoHS:否 制造商:Skyworks Solutions, Inc. 輸出端數(shù)量: 輸出電平: 最大輸出頻率: 輸入電平: 最大輸入頻率:6.1 GHz 電源電壓-最大:3.3 V 電源電壓-最小:2.7 V 封裝 / 箱體:TSSOP-28 封裝:Reel
LMK04033BISQE 制造商:Texas Instruments 功能描述:Clock Conditioner 48-Pin LLP EP T/R 制造商:Texas Instruments 功能描述:PRECISION CLOCK CONDITIONER, 48LLP
LMK04033BISQE/NOPB 功能描述:時鐘合成器/抖動清除器 RoHS:否 制造商:Skyworks Solutions, Inc. 輸出端數(shù)量: 輸出電平: 最大輸出頻率: 輸入電平: 最大輸入頻率:6.1 GHz 電源電壓-最大:3.3 V 電源電壓-最小:2.7 V 封裝 / 箱體:TSSOP-28 封裝:Reel