參數(shù)資料
型號: LMK04033BEVAL
廠商: National Semiconductor
文件頁數(shù): 18/65頁
文件大?。?/td> 0K
描述: BOARD EVAL FOR LMK04033BISQ
標(biāo)準(zhǔn)包裝: 1
系列: PowerWise®
主要目的: 計時,時鐘調(diào)節(jié)器
嵌入式:
已用 IC / 零件: LMK04033
主要屬性: 122.88 MHz VCXO
次要屬性: 集成式 PLL 和 VCO
已供物品: 板,線纜,文檔
Distribution
Path
SYNC*
CLKout0
CLKout1
CLKout2
SNOSAZ8J – SEPTEMBER 2008 – REVISED SEPTEMBER 2011
Global Clock Output Synchronization (Sync*)
The SYNC* input is used to synchronize the active clock outputs. When SYNC* is held in a logic low state, the
outputs are also held in a logic low state. When SYNC* goes high, the clock outputs are activated and will
transition to a high state simultaneously with one another.
SYNC* must be held low for greater than one clock cycle of the Clock Distribution Path. After this low event has
been registered, the outputs will not reflect the low state for four more cycles. Similarly after SYNC* becomes
high, the outputs will simultaneously transition high after four Clock Distribution Path cycles have passed. See
Figure 11 for further detail.
Figure 11. Clock Output synchronization using the SYNC* pin
Global Output Enable and Lock Detect
Each Clock Output Channel may be either enabled or put into a high impedance state via the Clock Output
Enable control bit (one for each channel). Each output enable control bit is gated with the Global Output Enable
input pin (GOE). The GOE pin provides an internal pull-up so that if it is un-terminated externally, then the clock
output states are determined by the Clock Channel Output Enable Register bits. All clock outputs can be
disabled simultaneously if the GOE pin is pulled low by an external signal.
Table 2. Clock Output Control
CLKoutX
EN_CLKout
CLKoutX Output State
GOE pin
_EN bit
_Global bit
1
Low
Don't care
0
Don't care
Off
0
Don't care
Off
1
High / No Connect
Enabled
The Lock Detect (LD) signal can be connected to the GOE pin in which case all outputs are disabled
automatically if the synthesizer is not locked. See EN_CLKoutX: Clock Channel Output Enable and also System
Level Diagram for actual implementation details.
The Lock Detect (LD) pin can be programmed to output a ‘High’ when both PLL1 and PLL2 are locked, or only
when PLL1 is locked or only when PLL2 is locked.
FUNCTIONAL DESCRIPTION
Architectural Overview
The LMK040xx chip consists of two high performance synthesizer blocks (Phase Locked Loop, internal
VCO/VCO Divider, and loop filter), source selection, distribution system, and independent clock output channels.
The Phase Frequency Detector in PLL1 compares the divided (R Divider 1) system clock signal from the
selected CLKinX and CLKinX* input with the divided (N Divider 1) output of the external VCXO attached to the
PLL2 OSCin port. The external loop filter for PLL1 should be narrow to provide an ultra clean reference clock
from the external VCXO to the OSCin/OSCin* pins for PLL2.
Copyright 2008–2011, Texas Instruments Incorporated
25
相關(guān)PDF資料
PDF描述
H3AWH-6418G IDC CABLE - HSC64H/AE64G/HPL64H
M3WWK-1406R IDC CABLE - MPL14K/MC14M/MPL14K
3-1906012-2 CA 2.0MM OFNR 50/125,LC SEC RED
GBB09DHLR CONN EDGECARD 18POS .050 DIP SLD
M3KKK-1406R IDC CABLE - MPK14K/MC14M/MPK14K
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
LMK04033BEVAL/NOPB 功能描述:時鐘和定時器開發(fā)工具 LMK04033BISQ EVAL BOARD RoHS:否 制造商:Texas Instruments 產(chǎn)品:Evaluation Modules 類型:Clock Conditioners 工具用于評估:LMK04100B 頻率:122.8 MHz 工作電源電壓:3.3 V
LMK04033BISQ 制造商:NSC 制造商全稱:National Semiconductor 功能描述:Low-Noise Clock Jitter Cleaner with Cascaded PLLs
LMK04033BISQ/NOPB 功能描述:時鐘合成器/抖動清除器 RoHS:否 制造商:Skyworks Solutions, Inc. 輸出端數(shù)量: 輸出電平: 最大輸出頻率: 輸入電平: 最大輸入頻率:6.1 GHz 電源電壓-最大:3.3 V 電源電壓-最小:2.7 V 封裝 / 箱體:TSSOP-28 封裝:Reel
LMK04033BISQE 制造商:Texas Instruments 功能描述:Clock Conditioner 48-Pin LLP EP T/R 制造商:Texas Instruments 功能描述:PRECISION CLOCK CONDITIONER, 48LLP
LMK04033BISQE/NOPB 功能描述:時鐘合成器/抖動清除器 RoHS:否 制造商:Skyworks Solutions, Inc. 輸出端數(shù)量: 輸出電平: 最大輸出頻率: 輸入電平: 最大輸入頻率:6.1 GHz 電源電壓-最大:3.3 V 電源電壓-最小:2.7 V 封裝 / 箱體:TSSOP-28 封裝:Reel