9
Specifications ispLSI 1032EA
USE
ispMA
CH
4A5
FOR
NEW
5V
DESIGNS
USE
1032EA-200
FOR
NEW
DESIGNS
tob
1. Internal Timing Parameters are not tested and are for reference only.
Table 2-0037A/1032EA
v.2.4
Outputs
UNITS
-170
MIN.
MAX.
DESCRIPTION
#
PARAM.
50 Output Buffer Delay
ns
toen
52 I/O Cell OE to Output Enabled
ns
tgy0
55 Clock Delay, Y0 to Global GLB Clock Line (Ref. clk)
ns
Global Reset
Clocks
tgr
60 Global Reset to GLB and I/O Registers
ns
todis
53 I/O Cell OE to Output Disabled
ns
tgy1/2
56 Clock Delay, Y1 or Y2 to Global GLB Clock Line
ns
tgcp
57 Clock Delay, Clock GLB to Global GLB Clock Line
ns
tioy2/3
58 Clock Delay, Y2 or Y3 to I/O Cell Global Clock Line
ns
tiocp
59 Clock Delay, Clock GLB to I/O Cell Global Clock Line
ns
tgoe
54 Global OE
ns
tsl
51 Output Buffer Delay, Slew Limited Adder
ns
-200
—
0.9
—
0.9
0.8
0.0
0.8
—
0.9
3.1
0.9
0.0
3.1
0.9
1.8
0.0
2.8
1.4
5.0
0.9
—
0.9
0.8
0.0
0.8
—
1.1
3.5
0.9
0.4
3.5
0.9
1.8
0.0
2.8
2.9
5.0
Internal Timing Parameters1