參數(shù)資料
型號: ISL6530EVAL1
廠商: Intersil Corporation
英文描述: Dual Low-Noise High-Drive Operational Amplifier 8-PDIP 0 to 70
中文描述: 雙同步降壓5V的脈寬調(diào)制(PWM)控制器,用于數(shù)據(jù)存儲器內(nèi)存VDDQ和VTT終端
文件頁數(shù): 7/17頁
文件大?。?/td> 540K
代理商: ISL6530EVAL1
7
FN9052.2
November 15, 2004
While the V
TT
supply “floats”, it is held to about 50% of
V
DDQ
via a low current window regulator which drives V
TT
via the SENSE2 pin. The window regulator can overcome up
to at least
±
10mA of leakage on V
TT
.
While V2_SD is high, PGOOD is low.
PHASE1 and PHASE2
Connect PHASE1 and PHASE2 to the corresponding upper
MOSFET source. This pin is used as part of the upper
MOSFET bootstrapped drives. PHASE1 is used to monitor
the voltage drop across the upper MOSFET of the V
DDQ
regulator for over-current protection. The PHASE1 pin is
monitored by the adaptive shoot through protection circuitry
to determine when the upper FET of the V
DDQ
supply has
turned off.
FB1, COMP1, FB2, and COMP2
COMP1, COMP2, FB1, and FB2 are the available external
pins of the error amplifiers. The FB1 and FB2 pins are the
inverting inputs of each error amplifier and the COMP1 and
COMP2 pins are the associated outputs. An appropriate AC
network across these pins is used to compensate the
voltage-controlled feedback loop of each converter.
VREF and VREF_IN
VREF produces a voltage equal to one half of the voltage on
SENSE1. This low current output is connected to the VREF
input of the DDRAM devices being powered. This same
voltage is used as the reference input of the V
TT
error
amplifier. Thus V
TT
is controlled to 50% of V
DDQ
.
VREF_IN is used as an option to overdrive the internal
resistor divider network that sets the voltage for both
VREF_OUT and the reference voltage for the V
TT
supply. A
100pF capacitor between VREF_IN and ground is
recommended for proper operation.
PVCC1
This is the positive supply for the lower gate driver, LGATE1.
PVCC1 is connected to a well decoupled 5V.
SENSE1 and SENSE2
Both SENSE1 and SENSE2 are connected directly to the
regulated outputs of the V
DDQ
and V
TT
supplies,
respectively. SENSE1 is used as an input to create the
voltage at VREF_OUT and the reference voltage for the V
TT
supply. SENSE2 is used as the regulation point for the
window regulator that is enabled in V2_SD mode.
Functional Description
Overview
The ISL6530 contains control and drive circuitry for two
synchronous buck PWM voltage regulators. Both regulators
utilize 5V bootstrapped output topology to allow use of low
cost N-channel MOSFETs. The regulators are driven by
300kHz clocks. The clocks are phase locked and displaced
90
o
to minimize noise coupling between the controllers.
The first regulator includes a precision 0.8V reference and is
intended to provide the proper V
DDQ
to a DDRAM memory
system. The V
DDQ
controller implements overcurrent
protection utilizing the r
DS(ON)
of the upper MOSFET.
Following a fault condition, the V
DDQ
regulator is softstarted
via a digital softstart circuit.
Included in the ISL6530 is a precision V
REF
reference
output. V
REF
is a buffered representation of .5xV
DDQ
. V
REF
is derived via a precision internal resistor divider connected
to the SENSE1 terminal.
The second PWM regulator is designed to provide V
TT
termination for the DDRAM signal lines. The reference to the
V
TT
regulator is V
REF
. Thus the V
TT
regulator provides a
termination voltage equal to .5xV
DDQ
. The drain of the upper
MOSFET of the V
TT
supply is connected to the regulated
V
DDQ
voltage. The V
TT
controller is designed to enable both
sinking and sourcing current on the V
TT
rail.
Two benefits result from the ISL6530 dual controller
topology. First, as VREF is always .5xV
DDQ
, the V
TT
supply
will track the V
DDQ
supply during softstart cycles. Second,
the overcurrent protection incorporated into the V
DDQ
supply
will simultaneously protect the V
TT
supply.
Initialization
The ISL6530 automatically initializes upon application of
input power. Special sequencing of the input supplies is not
necessary. The Power-On Reset (POR) function continually
monitors the input bias supply voltage at the VCC pin. The
POR function initiates soft-start operation after the 5V bias
supply voltage exceeds its POR threshold.
Soft-Start
The POR function initiates the digital soft start sequence. The
PWM error amplifier reference input for the VDDQ regulator is
clamped to a level proportional to the soft-start voltage. As the
soft-start voltage slews up, the PWM comparator generates
PHASE pulses of increasing width that charge the output
capacitor(s). This method provides a rapid and controlled
output voltage rise. The soft start sequence typically takes
about 7ms.
With the V
TT
regulator reference held at
automatically track the ramp of the V
DDQ
softstart, thus
enabling a soft-start for V
TT
.
it will
Figure 2 shows the soft-start sequence for a typical application.
At t0, the +5V VCC bias voltage starts to ramp. Once the
voltage on VCC crosses the POR threshold at time t1, both
outputs begin their soft-start sequence. The triangle waveforms
from the PWM oscillators are compared to the rising error
amplifier output voltage. As the error amplifier voltage
increases, the pulse-widths on the UGATE pins increase to
reach their steady-state duty cycle at time t2.
1
2
--
V
DDQ
ISL6530
相關(guān)PDF資料
PDF描述
ISL6530EVAL2 Dual Low-Noise High-Drive Operational Amplifier 8-SO 0 to 70
ISL6530CR-T Dual 5V Synchronous Buck Pulse-Width Modulator (PWM) Controller for DDRAM Memory VDDQ and VTT Termination
ISL6530CBZ-T Dual 5V Synchronous Buck Pulse-Width Modulator (PWM) Controller for DDRAM Memory VDDQ and VTT Termination
ISL6531 Dual Low-Noise High-Drive Operational Amplifier 8-SO 0 to 70
ISL6531CR-T Dual 5V Synchronous Buck Pulse-Width Modulator (PWM) Controller for DDRAM Memory VDDQ and VTT Termination
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ISL6530EVAL2 功能描述:EVALUATION BOARD 2 ISL6530 RoHS:否 類別:編程器,開發(fā)系統(tǒng) >> 評估板 - DC/DC 與 AC/DC(離線)SMPS 系列:- 產(chǎn)品培訓(xùn)模塊:Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:True Shutdown™ 主要目的:DC/DC,步升 輸出及類型:1,非隔離 功率 - 輸出:- 輸出電壓:- 電流 - 輸出:1A 輸入電壓:2.5 V ~ 5.5 V 穩(wěn)壓器拓?fù)浣Y(jié)構(gòu):升壓 頻率 - 開關(guān):3MHz 板類型:完全填充 已供物品:板 已用 IC / 零件:MAX8969
ISL6531CB 功能描述:電壓模式 PWM 控制器 Synch Buck - DDRAM RoHS:否 制造商:Texas Instruments 輸出端數(shù)量:1 拓?fù)浣Y(jié)構(gòu):Buck 輸出電壓:34 V 輸出電流: 開關(guān)頻率: 工作電源電壓:4.5 V to 5.5 V 電源電流:600 uA 最大工作溫度:+ 125 C 最小工作溫度:- 40 C 封裝 / 箱體:WSON-8 封裝:Reel
ISL6531CB-T 功能描述:IC CONTROLLER INTEL 24SOIC RoHS:否 類別:集成電路 (IC) >> PMIC - 穩(wěn)壓器 - 專用型 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,000 系列:- 應(yīng)用:電源,ICERA E400,E450 輸入電壓:4.1 V ~ 5.5 V 輸出數(shù):10 輸出電壓:可編程 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:42-WFBGA,WLCSP 供應(yīng)商設(shè)備封裝:42-WLP 包裝:帶卷 (TR)
ISL6531CBZ 功能描述:IC CONTROLLER INTEL 24SOIC RoHS:是 類別:集成電路 (IC) >> PMIC - 穩(wěn)壓器 - 專用型 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,000 系列:- 應(yīng)用:電源,ICERA E400,E450 輸入電壓:4.1 V ~ 5.5 V 輸出數(shù):10 輸出電壓:可編程 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:42-WFBGA,WLCSP 供應(yīng)商設(shè)備封裝:42-WLP 包裝:帶卷 (TR)
ISL6531CBZ-T 功能描述:IC CONTROLLER INTEL 24SOIC RoHS:是 類別:集成電路 (IC) >> PMIC - 穩(wěn)壓器 - 專用型 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,000 系列:- 應(yīng)用:電源,ICERA E400,E450 輸入電壓:4.1 V ~ 5.5 V 輸出數(shù):10 輸出電壓:可編程 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:42-WFBGA,WLCSP 供應(yīng)商設(shè)備封裝:42-WLP 包裝:帶卷 (TR)