參數(shù)資料
型號: GS864418GE-225IV
廠商: GSI TECHNOLOGY
元件分類: SRAM
英文描述: 4M X 18 CACHE SRAM, 6.5 ns, PBGA165
封裝: 15 X 17 MM, 1 MM PITCH, ROHS COMPLIANT, FPBGA-165
文件頁數(shù): 32/33頁
文件大小: 528K
代理商: GS864418GE-225IV
Synchronous Truth Table
Operation
Address
Used
State
Diagram
Key
E1
E2
E3
ADSP ADSC
ADV
W
DQ3
Deselect Cycle, Power Down
None
X
L
X
H
X
L
X
High-Z
Deselect Cycle, Power Down
None
X
L
X
L
X
High-Z
Deselect Cycle, Power Down
None
X
L
X
H
L
X
High-Z
Deselect Cycle, Power Down
None
X
L
X
L
X
High-Z
Deselect Cycle, Power Down
None
X
H
X
L
X
High-Z
Read Cycle, Begin Burst
External
R
L
H
L
X
Q
Read Cycle, Begin Burst
External
R
L
H
L
H
L
X
F
Q
Write Cycle, Begin Burst
External
W
L
H
L
H
L
X
T
D
Read Cycle, Continue Burst
Next
CR
X
H
L
F
Q
Read Cycle, Continue Burst
Next
CR
H
X
H
L
F
Q
Write Cycle, Continue Burst
Next
CW
X
H
L
T
D
Write Cycle, Continue Burst
Next
CW
H
X
H
L
T
D
Read Cycle, Suspend Burst
Current
X
H
F
Q
Read Cycle, Suspend Burst
Current
H
X
H
F
Q
Write Cycle, Suspend Burst
Current
X
H
T
D
Write Cycle, Suspend Burst
Current
H
X
H
T
D
Notes:
1. X = Don’t Care, H = High, L = Low
2. E = T (True) if E2 = 1 and E1 = E3 = 0; E = F (False) if E2 = 0 or E1 = 1 or E3 = 1
3. W = T (True) and F (False) is defined in the Byte Write Truth Table preceding.
4. G is an asynchronous input. G can be driven high at any time to disable active output drivers. G low can only enable active drivers (shown
as “Q” in the Truth Table above).
5. All input combinations shown above are tested and supported. Input combinations shown in gray boxes need not be used to accomplish
basic synchronous or synchronous burst operations and may be avoided for simplicity.
6. Tying ADSP high and ADSC low allows simple non-burst synchronous operations. See BOLD items above.
7. Tying ADSP high and ADV low while using ADSC to load new addresses allows simple burst operations. See ITALIC items above.
GS864418/36E-xxxV
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.07a 10/2009
8/33
2003, GSI Technology
相關(guān)PDF資料
PDF描述
GS8644V18GE-150 4M X 18 CACHE SRAM, 7.5 ns, PBGA165
GS8662S36BD-300I 2M X 36 STANDARD SRAM, 0.45 ns, PBGA165
GS8662S36BGD-300 2M X 36 STANDARD SRAM, 0.45 ns, PBGA165
GS88036T-100T 256K X 36 CACHE SRAM, 12 ns, PQFP100
GS88037CT-250I 256K X 36 CACHE SRAM, 2.3 ns, PQFP100
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
GS864436 制造商:GSI 制造商全稱:GSI Technology 功能描述:4M x 18, 2M x 36, 1M x 72 72Mb S/DCD Sync Burst SRAMs
GS864436B 制造商:GSI 制造商全稱:GSI Technology 功能描述:4M x 18, 2M x 36, 1M x 72 72Mb S/DCD Sync Burst SRAMs
GS864436B-133 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 2.5V/3.3V 72MBIT 2MX36 8.5NS/4NS 119FBGA - Trays
GS864436B-133I 制造商:GSI 制造商全稱:GSI Technology 功能描述:4M x 18, 2M x 36, 1M x 72 72Mb S/DCD Sync Burst SRAMs
GS864436B-133IV 制造商:GSI Technology 功能描述:SRAM SYNC QUAD 2.5V/3.3V 72MBIT 2MX36 8.5NS/4NS 119FPBGA - Trays