
DSP56321 Technical Data, Rev. 11
2-8
Freescale Semiconductor
Specifications
Notes:
1.
When fast interrupts are used and IRQA, IRQB, IRQC, and IRQD are defined as level-sensitive, timings 19 through 21 apply to 
prevent multiple interrupt service. To avoid these timing restrictions, the deasserted Edge-triggered mode is recommended 
when fast interrupts are used. Long interrupts are recommended for Level-sensitive mode.
This timing depends on several settings:
 For DPLL disable, using internal oscillator (DPLL Control Register (PCTL) Bit 2 = 0) and oscillator disabled during Stop (PCTL 
Bit 1 = 0), a stabilization delay is required to assure that the oscillator is stable before programs are executed. Resetting the 
Stop delay (Operating Mode Register Bit 6 = 0) provides the proper delay. While Operating Mode Register Bit 6 = 1 can be set, 
it is not recommended, and these specifications do not guarantee timings for that case.
 For DPLL disable, using internal oscillator (PCTL Bit 2 = 0) and oscillator enabled during Stop (PCTL Bit 1 = 1), no stabilization 
delay is required and recovery is minimal (Operating Mode Register Bit 6 setting is ignored).
 For DPLL disable, using external clock (PCTL Bit 2 = 1), no stabilization delay is required and recovery time is defined by the 
PCTL Bit 1 and Operating Mode Register Bit 6 settings.
 For DPLL enable, if PCTL Bit 1 is 0, the DPLL is shut down during Stop. Recovering from Stop requires the DPLL to lock. The 
DPLL lock procedure duration is defined in 
Table 2-6
 and will be refined after silicon characterization. This procedure is followed 
by the stop delay counter. Stop recovery ends when the stop delay counter completes its count.
 The DPLT value for DPLL disable is 0.
Periodically sampled and not 100 percent tested.
For an external clock generator, RESET duration is measured while RESET is asserted, V
CC
 is valid, and the EXTAL input is 
active and valid.
For an internal oscillator, RESET duration is measured while RESET is asserted and V
CC 
is valid. The specified timing reflects 
the crystal oscillator stabilization time after power-up. This number is affected both by the specifications of the crystal and other 
components connected to the oscillator and reflects worst case conditions.
When the V
CC
 is valid, but the other “required RESET duration” conditions (as specified above) have not been yet met, the 
device circuitry is in an uninitialized state that can result in significant power consumption and heat-up. Designs should minimize 
this state to the shortest possible duration.
V
CCQH
 = 3.3 V 
±
 0.3 V, V
CCQL 
= 1.6 V 
±
 0.1 V; T
J
 = –40°C to +100°C, C
L
 = 50 pF.
WS = number of wait states (measured in clock cycles, number of T
C
).
Use the expression to compute a maximum value.
2.
3.
4.
5.
6.
7.
Figure 2-3.    
Reset Timing
Table 2-7.     
Reset, Stop, Mode Select, and Interrupt Timing
5
  (CONTINUED)
No.
Characteristics
Expression
200 MHz
220 MHz
240 MHz
275 MHz
Unit
Min
Max
Min
Max
Min
Max
Min
Max
V
IH
RESET
Reset Value
First Fetch
All Pins
A[0–17]
8
9
10