DS3181/DS3182/DS3183/DS3184
107
10.3 Reset and Power-Down
The device can be reset at a global level via the
GL.CR1.RST bit or the
RST pin and at the port level via the
PORT.CR1.RST bit and each port can be explicitly powered down via the
PORT.CR1.PD bit. The JTAG logic is
reset using the
JTRST pin.
The external
RST pin and the global reset bit in the global configuration register (
GL.CR1.RST) are combined to
create an internal global reset signal. The global reset signal resets all the status and control registers on the chip,
except the
GL.CR1.RST bit, to their default values and resets all the other flops in the system bus interface, global
logic and ports to their reset values. The processor bus output signals are also forced to be HIZ when the
RST pin
is active (low). The global reset bit
(GL.CR1.RST) stays set after a one is written to it, but is reset to zero when the
external
RST pin is active or when a zero is written to it.
At the port level, the global reset signal combines with the port reset bit in the port control register
(
PORT.CR1.RST) to create a port reset signal. The port reset signal resets all the status and control registers on
the port to their default values and resets all the other flops, except
PORT.CR1.RST, to their reset values. The port
reset bit (
PORT.CR1.RST) stays set after a one is written to it, but is reset to zero when the global reset signal is
active or when a zero is written to it.
The data path reset function is a little different from the “general” reset function. The data path reset signal does not
reset the control register bits, but it does reset all of the status registers, counters and flops, the “general” reset
signal resets everything including the control register bits, excluding the reset bit. All clocks are functional, being
controlled by configuration bits, while data path reset is active. The LIU and CLAD circuits will be operating
normally during data path reset, which allows the internal phase locked loops to settle as quickly as possible. The
LIU will be sending all zeroes (LOS) since data path reset will be forcing the transmit TPOSn and TNEGn to logic
zero. (NOTE: The BERT data path and control registers are reset when the global data path reset or the port data
path reset or the port power-down signal is active.)
The global data path reset bit (
GL.CR1.RSTDP) gets set to one when the global reset signal is active. The port
data path reset bit (
PORT.CR1.RSTDP) and the port power-down bit
(PORT.CR1.PD) bit get set to one when the
global reset signal is active or the port reset signal is active. These control bits will be cleared when a zero is
written to them if the global reset signal or the port reset signal is not active. The global data path reset signal is
active when the global data path reset bit is set. The port data path reset signal is active when either the global
data path reset bit or the port data path reset bit is set. The port power-down signal is active when the port power-
down bit is set.
Figure 10-5. Reset Sources
Q
SET
CLR
D
Q
SET
CLR
D
Q
SET
CLR
D
Q
SET
CLR
D
RST pin
Global Reset
Port Reset
Global Data Path Reset
Port Data Path Reset
GL.CR1
. RST
GL.CR1
. RSTDP
PORT.CR1
.
RST
PORT.CR1
.
RSTDP
NOTE: Assumes
active high signals
Q
SET
CLR
D
Port Power Down
PORT.CR1
. PD