參數(shù)資料
型號: CY62147DV30L-70BVI
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: DRAM
英文描述: 4-Mbit (256K x 16) Static RAM
中文描述: 256K X 16 STANDARD SRAM, 70 ns, PBGA48
封裝: 6 X 8 MM, 1 MM HEIGHT, VFBGA-48
文件頁數(shù): 5/12頁
文件大?。?/td> 418K
代理商: CY62147DV30L-70BVI
CY62147DV30
Document #: 38-05340 Rev. *D
Page 5 of 12
Switching Characteristics
Over the Operating Range
[13]
Parameter
Description
45 ns
[10]
55 ns
70 ns
Unit
Min.
Max.
Min.
Max.
Min.
Max.
Read Cycle
t
RC
t
AA
t
OHA
t
ACE
t
DOE
t
LZOE
t
HZOE
t
LZCE
t
HZCE
t
PU
t
PD
t
DBE
t
LZBE
t
HZBE
Write Cycle
[16]
Read Cycle Time
45
55
70
ns
Address to Data Valid
45
55
70
ns
Data Hold from Address Change
10
10
10
ns
CE LOW to Data Valid
45
55
70
ns
OE LOW to Data Valid
OE LOW to LOW Z
[14]
OE HIGH to High Z
[14, 15]
CE LOW to Low Z
[14]
CE HIGH to High Z
[14, 15]
25
25
35
ns
5
5
5
ns
15
20
25
ns
10
10
10
ns
20
20
25
ns
CE LOW to Power-Up
0
0
0
ns
CE HIGH to Power-Down
45
55
70
ns
BLE/BHE LOW to Data Valid
BLE/BHE LOW to Low Z
[14]
BLE/BHE HIGH to HIGH Z
[14, 15]
45
55
70
ns
10
10
10
ns
15
20
25
ns
t
WC
t
SCE
t
AW
t
HA
t
SA
t
PWE
t
BW
t
SD
t
HD
t
HZWE
t
LZWE
Write Cycle Time
45
55
70
ns
CE LOW to Write End
40
40
60
ns
Address Set-up to Write End
40
40
60
ns
Address Hold from Write End
0
0
0
ns
Address Set-up to Write Start
0
0
0
ns
WE Pulse Width
35
40
45
ns
BLE/BHE LOW to Write End
40
40
60
ns
Data Set-up to Write End
25
25
30
ns
Data Hold from Write End
WE LOW to High-Z
[14, 15]
WE HIGH to Low-Z
[14]
0
0
0
ns
15
20
25
ns
10
10
10
ns
Notes:
13.Test conditions for all parameters other than three-state parameters assume signal transition time of 3 ns (1 V/ns) or less, timing reference levels of V
CC(typ)
/2,
input pulse levels of 0 to V
, and output loading of the specified I
OL
/I
OH
as shown in the “AC Test Loads and Waveforms” section.
14.At any given temperature and voltage condition, t
HZCE
is less than t
LZCE
, t
HZBE
is less than t
LZBE
, t
HZOE
is less than t
LZOE
, and t
HZWE
is less than t
LZWE
for any
given device.
15.t
, t
, t
, and t
transitions are measured when the outputs enter a high impedence state.
16.The internal Write time of the memory is defined by the overlap of WE, CE
= V
, BHE and/or BLE = V
. All signals must be ACTIVE to initiate a write and any
of these signals can terminate a write by going INACTIVE. The data input set-up and hold timing should be referenced to the edge of the signal that terminates
the write.
相關PDF資料
PDF描述
CY62147DV30L-70BVXI 4-Mbit (256K x 16) Static RAM
CY62147DV30L-70ZSXI 4-Mbit (256K x 16) Static RAM
CY62147DV30LL 4-Mbit (256K x 16) Static RAM
CY62147DV30LL-45BVI 4-Mbit (256K x 16) Static RAM
CY62147DV30LL-70BVXI 4-Mbit (256K x 16) Static RAM
相關代理商/技術參數(shù)
參數(shù)描述
CY62147DV30L-70BVXI 制造商:Cypress Semiconductor 功能描述:
CY62147DV30L-70ZSI 制造商:Cypress Semiconductor 功能描述:4MB (256K X 16) 3.0V LOW POWER SLOW SRAM - Bulk
CY62147DV30L-70ZSXI 制造商:Rochester Electronics LLC 功能描述: 制造商:Cypress Semiconductor 功能描述:
CY62147DV30LL 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:4-Mbit (256K x 16) Static RAM
CY62147DV30LL-45BVI 制造商:Cypress Semiconductor 功能描述:SRAM ASYNC SGL 2.5V/3.3V 4MBIT 256KX16 45NS 48VFBGA - Bulk