參數(shù)資料
型號: AS80C51-36R
廠商: TEMIC SEMICONDUCTORS
元件分類: 微控制器/微處理器
英文描述: 8-BIT, MROM, 36 MHz, MICROCONTROLLER, PQCC44
文件頁數(shù): 88/170頁
文件大小: 4133K
代理商: AS80C51-36R
24
ATtiny4/5/9/10 [DATASHEET]
8127F–AVR–02/2013
7.1.2
ADC Noise Reduction Mode
When bits SM2:0 are written to 001, the SLEEP instruction makes the MCU enter ADC Noise Reduction mode,
stopping the CPU but allowing the ADC, the external interrupts, and the watchdog to continue operating (if
enabled). This sleep mode halts clk
I/O, clkCPU, and clkNVM, while allowing the other clocks to run.
This mode improves the noise environment for the ADC, enabling higher resolution measurements. If the ADC is
enabled, a conversion starts automatically when this mode is entered.
This mode is available in all devices, although only ATtiny5/10 are equipped with an ADC.
7.1.3
Power-down Mode
When bits SM2:0 are written to 010, the SLEEP instruction makes the MCU enter Power-down mode. In this mode,
the oscillator is stopped, while the external interrupts, and the watchdog continue operating (if enabled). Only a
watchdog reset, an external level interrupt on INT0, or a pin change interrupt can wake up the MCU. This sleep
mode halts all generated clocks, allowing operation of asynchronous modules only.
7.1.4
Standby Mode
When bits SM2:0 are written to 100, the SLEEP instruction makes the MCU enter Standby mode. This mode is
identical to Power-down with the exception that the oscillator is kept running. This reduces wake-up time, because
the oscillator is already running and doesn't need to be started up.
7.2
Power Reduction Register
The Power Reduction Register (PRR), see “PRR – Power Reduction Register” on page 26, provides a method to
reduce power consumption by stopping the clock to individual peripherals. When the clock for a peripheral is
stopped then:
The current state of the peripheral is frozen.
The associated registers can not be read or written.
Resources used by the peripheral will remain occupied.
The peripheral should in most cases be disabled before stopping the clock. Clearing the PRR bit wakes up the
peripheral and puts it in the same state as before shutdown.
Peripheral shutdown can be used in Idle mode and Active mode to significantly reduce the overall power consump-
tion. See “Supply Current of I/O Modules” on page 121 for examples. In all other sleep modes, the clock is already
stopped.
7.3
Minimizing Power Consumption
There are several issues to consider when trying to minimize the power consumption in an AVR Core controlled
system. In general, sleep modes should be used as much as possible, and the sleep mode should be selected so
that as few as possible of the device’s functions are operating. All functions not needed should be disabled. In par-
ticular, the following modules may need special consideration when trying to achieve the lowest possible power
consumption.
7.3.1
Analog Comparator
When entering Idle mode, the analog comparator should be disabled if not used. In the power-down mode, the
analog comparator is automatically disabled. See “Analog Comparator” on page 80 for further details.
相關PDF資料
PDF描述
AF180C51C-36D 8-BIT, MROM, 36 MHz, MICROCONTROLLER, PQFP44
AM9080ACC 8-BIT, 2.08 MHz, MICROPROCESSOR, CDIP40
AV80C32XXX-12R 8-BIT, 12 MHz, MICROCONTROLLER, PQFP44
AC80C32E-16D 8-BIT, 16 MHz, MICROCONTROLLER, CDIP40
AV80C52XXX-16R 8-BIT, MROM, 16 MHz, MICROCONTROLLER, PQFP44
相關代理商/技術參數(shù)
參數(shù)描述
AS80M1800 制造商:ALSC 制造商全稱:Alliance Semiconductor Corporation 功能描述:EMI Reduction IC for Switching Power Supplies
AS80M1801 制造商:ALSC 制造商全稱:Alliance Semiconductor Corporation 功能描述:EMI Reduction IC for Switching Power Supplies
AS80M2516A 制造商:ALSC 制造商全稱:Alliance Semiconductor Corporation 功能描述:dual phase lock loop clock chip
AS80SSTVF16857 制造商:ALSC 制造商全稱:Alliance Semiconductor Corporation 功能描述:DDR 14-Bit Registered Buffer
AS80SSTVF16857-48TR 制造商:ALSC 制造商全稱:Alliance Semiconductor Corporation 功能描述:DDR 14-Bit Registered Buffer