
ADuM1310
SPECIFICATIONS
ELECTRICAL CHARACTERISTICS—5 V OPERATION
4.5 V ≤ V
DD1
≤ 5.5 V, 4.5 V ≤ V
DD2
≤ 5.5 V; all minimum/maximum specifications apply over the entire recommended operation range,
unless otherwise noted; all typical specifications are at T
A
= 25°C, V
DD1
= V
DD2
= 5 V; all voltages are relative to their respective ground.
Rev. E | Page 3 of 16
Table 1.
Parameter
DC SPECIFICATIONS
Total Supply Current, Three Channels
1
V
DD1
Supply Current, Quiescent
V
DD2
Supply Current, Quiescent
V
DD1
Supply Current, 10 Mbps Data Rate
V
DD2
Supply Current, 10 Mbps Data Rate
Input Currents
Symbol
I
DD1 (Q)
I
DD2 (Q)
I
DD1 (10)
I
DD2 (10)
I
IA
, I
IB
, I
IC
,
I
ID
, I
CTRL
, I
DISABLE
V
IH
V
IL
V
OAH
, V
OBH
,
V
OCH
, V
ODH
V
OAL
, V
OBL
,
V
OCL
, V
ODL
PW
t
PHL
, t
PLH
PWD
t
PSK
t
PSKCD
t
R
/t
F
Min
Typ
2.4
1.2
6.6
2.1
+0.01 +10 μA
Max Unit
3.2
1.6
9.0
3.0
Test Conditions
V
IA
= V
IB
= V
IC
= V
ID
= 0
V
IA
= V
IB
= V
IC
= V
ID
= 0
5 MHz logic signal frequency
5 MHz logic signal frequency
0 ≤ V
IA
, V
IB
, V
IC
, V
ID
,
V
DISABLE
≤ V
DD1
, 0 ≤ V
CTRL
≤ V
DD2
I
Ox
= –4 mA, V
Ix
= V
IxH
mA
mA
mA
mA
–10
Logic High Input Threshold
Logic Low Input Threshold
Logic High Output Voltages
0.8
V
DD1,
V
DD2
0.4 4.8
2.0
V
V
V
Logic Low Output Voltages
0.2
0.4
V
I
Ox
= +4 mA, V
Ix
= V
IxL
SWITCHING SPECIFICATIONS
Minimum Pulse Width
2
Maximum Data Rate
3
Propagation Delay
4
Pulse Width Distortion, |t
PLH
– t
PHL
|
4
Change vs. Temperature
Propagation Delay Skew
5
Channel-to-Channel Matching
6
Output Rise/Fall Time (10% to 90%)
Common-Mode Transient Immunity at Logic High Output
7
|CM
H
|
10
20
25
30
5
2.5
35
100 ns
50
5
30
5
C
L
= 15 pF, CMOS signal levels
C
L
= 15 pF, CMOS signal levels
C
L
= 15 pF, CMOS signal levels
C
L
= 15 pF, CMOS signal levels
C
L
= 15 pF, CMOS signal levels
C
L
= 15 pF, CMOS signal levels
C
L
= 15 pF, CMOS signal levels
C
L
= 15 pF, CMOS signal levels
V
Ix
= V
DD1
/V
DD2
, V
CM
= 1000 V,
transient magnitude = 800 V
V
Ix
= 0 V, V
CM
= 1000 V,
transient magnitude = 800 V
V
IA
, V
IB
, V
IC
, V
ID
= 0 or V
DD1
V
IA
, V
IB
, V
IC
, V
ID
= 0 or V
DD1
mA/Mbps
mA/Mbps
Mbps
ns
ns
ps/°C
ns
ns
ns
kV/μs
Common-Mode Transient Immunity at Logic Low Output
7
|CM
L
|
25
35
kV/μs
Refresh Rate
Input Enable Time
8
Input Disable Time
8
Input Dynamic Supply Current per Channel
9
Output Dynamic Supply Current per Channel
9
f
r
t
ENABLE
t
DISABLE
I
DDI (D)
I
DDO (D)
1.2
0.19
0.05
2.0
5.0
Mbps
μs
μs
1
Supply current values are for all four channels combined running at identical data rates. Output supply current values are specified with no output load present. The
supply current associated with an individual channel operating at a given data rate can be calculated as described in the Power Consumption section. See Figure 4
through Figure 6 for information on the per-channel supply current as a function of the data rate for unloaded and loaded conditions. See Figure 7 and Figure 8 for
total I
DD1
and I
DD2
supply currents as a function of the data rate for the ADuM1310 channel configurations.
2
The minimum pulse width is the shortest pulse width at which the specified pulse width distortion is guaranteed.
3
The maximum data rate is the fastest data rate at which the specified pulse width distortion is guaranteed.
4
t
PHL
propagation delay is measured from the 50% level of the falling edge of the V
Ix
signal to the 50% level of the falling edge of the V
Ox
signal. t
PLH
propagation delay is
measured from the 50% level of the rising edge of the V
Ix
signal to the 50% level of the rising edge of the V
Ox
signal.
5
t
PSK
is the magnitude of the worst-case difference in t
PHL
and/or t
PLH
that is measured between units at the same operating temperature, supply voltages, and output
load within the recommended operating conditions.
6
Channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels within the same component.
7
CM
H
is the maximum common-mode voltage slew rate that can be sustained while maintaining V
O
> 0.8 V
DD2
. CM
L
is the maximum common-mode voltage slew rate
that can be sustained while maintaining V
O
< 0.8 V. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. The transient
magnitude is the range over which the common mode is slewed.
8
Input enable time is the duration from when V
DISABLE
is set low until the output states are guaranteed to match the input states in the absence of any input data logic
transitions. If an input data logic transition within a given channel does occur within this time interval, the output of that channel reaches the correct state within the
much shorter duration as determined by the propagation delay specifications within this data sheet. Input disable time is the duration from when V
DISABLE
is set high
until the output states are guaranteed to reach their programmed output levels, as determined by the CTRL logic state (see Table 9).
9
Dynamic supply current is the incremental amount of supply current required for a 1 Mbps increase in the signal data rate. See Figure 4 through Figure 6 for
information on the per-channel supply current as a function of the data rate for unloaded and loaded conditions. See the Power Consumption section for guidance
on calculating the per-channel supply current for a given data rate.