參數(shù)資料
型號(hào): ADATE207BBPZ
廠商: Analog Devices Inc
文件頁(yè)數(shù): 17/36頁(yè)
文件大小: 0K
描述: IC TIMING FORMATTER QUAD 256BGA
標(biāo)準(zhǔn)包裝: 1
類(lèi)型: 四針定時(shí)格式器
PLL:
主要目的: 自動(dòng)測(cè)試設(shè)備
電路數(shù): 4
頻率 - 最大: 100MHz
電源電壓: 2.375 V ~ 2.625 V
工作溫度: -25°C ~ 85°C
安裝類(lèi)型: 表面貼裝
封裝/外殼: 256-LBGA 裸露焊盤(pán)
供應(yīng)商設(shè)備封裝: 256-BGA(27x27)
包裝: 托盤(pán)
ADATE207
Rev. 0 | Page 24 of 36
Name:
Dynamic Configuration
Address:
0x04
Type:
Read/Write
Table 18. Dynamic Configuration
Position
Description
Reset State
Bits[15:05]
Not Used.
0x000
Bit 04
Edge Generation Enable.
Low turns off the channel’s edge delay generators.
High turns on the channel’s edge delay generators.
Bit 03
T0 and C0 Select.
0
Low selects T0 as the pattern cycle clock for the edge delay generators.
High selects C0 as the pattern cycle clock for the edge delay generators.
When in C0 mode, compare events are illegal and treated as no action.
Bit 02
Fail Mask.
0
High statically disables channel failures by the Accumulated Fail registers and the fail counter.
Low allows use of the pattern fail mask signals.
Bit 01
Low Jitter Clock Enable.
0
High statically enables the low jitter clock input onto the channel’s drive data output.
Low disables the low jitter clock for the channel. This feature only applies to Channel 2 and
Channel 3.
The low jitter clock signal is not available on Channel 0 and Channel 1.
Bit 00
Fail Counter Increment.
0
Writing a 1 to this bit creates a pulse to increment the fail counter.
Writing a 0 has no effect.
Waveform and Calibration Memory Addresses
To gain access to the timing set memory, the timing set memory address must be programmed to the desired address.
Name:
Waveform/Calibration Memory Address
Address:
0x05
Type:
Read/Write
Table 19. Waveform/Calibration Memory Address
Position
Description
Reset State
Bits[15:10]
Not Used.
0x00
Bits[09:08]
Waveform Memory Address Auto-Increment. Sets the address to auto-increment on a read from, or
write to, the following registers, based on the value programmed into this field:
0
0 = Waveform D0 Course Delay or Calibration Memory D0.
1 = Waveform D1 Course Delay or Calibration Memory D1.
2 = Waveform D2 Course Delay or Calibration Memory D2.
3 = Waveform D3 Course Delay or Calibration Memory D3.
Bits[07:00]
Waveform Memory Programming Address. Sets the address into either the waveform memory or
calibration memory.
0
Writing to, or reading from, the Waveform Dx course delay, Waveform Dx vernier delay and action,
or calibration memory data registers uses the address value programmed into this register.
Reads of this register reflect the current state of the auto-incremented address.
相關(guān)PDF資料
PDF描述
ADC0804LCN IC ADC 8-BIT 10KSPS 1LSB 20-DIP
ADC0820CCM+ IC ADC 8-BIT HS 20-SOIC
ADF4001BRU IC CLOCK GEN PLL 16-TSSOP
ADF4002BRUZ-RL7 IC PLL FREQUENCY SYNTH 16-TSSOP
ADF4007BCPZ-RL7 IC DIVIDER/PLL SYNTHESZR 20LFCSP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADATE209 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:4.0 Gbps Dual Driver
ADATE209BBCZ 制造商:Analog Devices 功能描述:4.0 GBPS DUAL DRIVER - Rail/Tube
ADATE209BCPZ 制造商:Analog Devices 功能描述:
ADATE302-02 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:500 MHz Dual Integrated DCL with Differential Drive/Receive, Level Setting DACs, and Per Pin PMU
ADATE302-02BBCZ 功能描述:IC DCL ATE 500MHZ DUAL 84CSPBGA RoHS:是 類(lèi)別:集成電路 (IC) >> 專(zhuān)用 IC 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- 類(lèi)型:調(diào)幀器 應(yīng)用:數(shù)據(jù)傳輸 安裝類(lèi)型:表面貼裝 封裝/外殼:400-BBGA 供應(yīng)商設(shè)備封裝:400-PBGA(27x27) 包裝:散裝