參數(shù)資料
型號(hào): AD7731BRZ
廠商: Analog Devices Inc
文件頁(yè)數(shù): 29/44頁(yè)
文件大?。?/td> 0K
描述: IC ADC 24BIT SIGMA-DELTA 24-SOIC
標(biāo)準(zhǔn)包裝: 31
位數(shù): 24
采樣率(每秒): 6.4k
數(shù)據(jù)接口: DSP,串行,SPI?
轉(zhuǎn)換器數(shù)目: 1
功率耗散(最大): 125mW
電壓電源: 模擬和數(shù)字
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 24-SOIC(0.295",7.50mm 寬)
供應(yīng)商設(shè)備封裝: 24-SOIC W
包裝: 管件
輸入數(shù)目和類型: 3 個(gè)差分,單極;3 個(gè)差分,雙極;5 個(gè)偽差分,單極;5 個(gè)偽差分,雙極
產(chǎn)品目錄頁(yè)面: 779 (CN2011-ZH PDF)
配用: EVAL-AD7731EBZ-ND - BOARD EVALUATION FOR AD7731
AD7731
–35–
REV. 0
Read Operation
The reading of data from the part is from an output shift regis-
ter. On initiation of a read operation, data is transferred from
the specified register to the output shift register. This is a paral-
lel shift and is transparent to the user. Figure 16 shows a timing
diagram for a read operation from the output shift register of the
AD7731. With the POL input at a logic high, the data is clocked
out of the output shift register on the falling edge of SCLK.
With the POL input at a logic low, the data is clocked out of the
output shift register on the rising edge of SCLK.
CS input being used to decode the
read operation to the AD7731. However, this
CS input can be
used in a number of different ways. It is possible to operate the
part in three-wire mode where the
CS input is tied low perma-
nently. In this case, the SCLK line should idle high between
data transfer when the POL input is high and should idle low
between data transfers when the POL input is low. For POL = 1,
the first falling edge of SCLK clocks data from the output shift
register onto the DOUT line of the AD7731. It is then clocked
into the microcontroller on the next rising edge of SCLK. For
POL = 0, the first clock edge which clocks data from the AD7731
onto the DOUT line is a rising edge. It is then clocked into the
microcontroller on the next falling edge of SCLK.
In other microcontroller applications, which require a decoding
of the AD7731,
CS can be generated from a port line. In this
case,
CS would go low well in advance of the first falling edge of
SCLK (POL = 1) or the first rising edge of SCLK (POL = 0).
Clocking of each bit of data is as just described.
In DSP applications, the SCLK is generally a continuous clock.
In these applications, the
CS input for the AD7731 is generated
from a frame synchronization signal from the DSP. In these
applications, the first edge after
CS goes low is the active edge.
The MSB of the data to be shifted into the microcontroller must
be set up prior to this first active edge. Unlike microcontroller
applications, the DSP does not provide a clock edge to clock the
MSB from the AD7731. In this case, the
CS of the AD7731
places the MSB on the DOUT line. For processors with the
rising edge of SCLK as the active edge, the POL input should
be tied high. In this case, the microcontroller takes data on the
rising edge. If
CS goes low while SCLK is low, the MSB is
clocked out on the DOUT line from the
CS. Subsequent data
bits are clocked from the falling edge of SCLK. For processors
with the falling edge of SCLK as the active edge, the POL input
should be tied low. In this case, the microcontroller takes data
on the falling edge. If
CS goes low while SCLK is high, then the
MSB is clocked out on the DOUT line from the
CS. Subse-
quent data bits are clocked from the rising edge of SCLK.
The
RDY line is used as a status signal to indicate when data is
ready to be read from the AD7731’s data register.
RDY goes
low when a new data word is available in the data register. It is
reset high when a read operation from the data register is com-
plete. It also goes high prior to the updating of the data register
to indicate when a read from the data register should not be
initiated. This is to ensure that the transfer of data from the data
register to the output shift register does not occur while the data
register is being updated. It is possible to read the same data
twice from the output register even though the
RDY line returns
high after the first read operation. Care must be taken, however,
to ensure that the read operations are not initiated as the next
output update is about to take place.
For systems with a single data line, the DIN and DOUT lines
on the AD7731 can be connected together but care must be
taken in this case not to place the part in continuous read mode
as the part monitors DIN while supplying data on DOUT and
as a result, it may not be possible to take the part out of its
continuous read mode.
DOUT
SCLK
(POL = 1)
CS
RDY
MSB
t5
t7
t9
LSB
t8
t6
t4
t3
t10
SCLK
(POL = 0)
t5A
t6
t7
Figure 17. Read Cycle Timing Diagram
REV. A
相關(guān)PDF資料
PDF描述
LTC2355IMSE-14#PBF IC ADC 14BIT 3.5MSPS 10-MSOP
MAX9092AUA+T IC COMPARATOR GP DUAL 8UMAX
VI-B13-MX-F4 CONVERTER MOD DC/DC 24V 75W
LTC2356IMSE-14#PBF IC ADC 14BIT 3.5MSPS 10-MSOP
VI-B13-MX-F3 CONVERTER MOD DC/DC 24V 75W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7731BRZ 制造商:Analog Devices 功能描述:IC ADC 24BIT 5MSPS SOIC-24
AD7731BRZ-REEL 功能描述:IC ADC 24BIT SIGMA-DELTA 24-SOIC RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):12 采樣率(每秒):300k 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數(shù)目和類型:1 個(gè)單端,單極;1 個(gè)單端,雙極
AD7731BRZ-REEL7 功能描述:IC ADC 24BIT SIGMA-DELTA 24-SOIC RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):12 采樣率(每秒):300k 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數(shù)目和類型:1 個(gè)單端,單極;1 個(gè)單端,雙極
AD7731EB 制造商:AD 制造商全稱:Analog Devices 功能描述:Low Noise High Throughput 24-Bit Sigma-Delta ADC(411.99 k)
AD7732 制造商:AD 制造商全稱:Analog Devices 功能描述:2-Channel, +-10 V Input Range, High Throughput, 24-Bit SIGMA- ADC