參數(shù)資料
型號(hào): AD7723BSZ
廠商: Analog Devices Inc
文件頁數(shù): 17/32頁
文件大?。?/td> 0K
描述: IC ADC 16BIT SIGMA-DELTA 44MQFP
標(biāo)準(zhǔn)包裝: 1
位數(shù): 16
采樣率(每秒): 1.2M
數(shù)據(jù)接口: 串行,并聯(lián)
轉(zhuǎn)換器數(shù)目: 1
電壓電源: 模擬和數(shù)字
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 44-QFP
供應(yīng)商設(shè)備封裝: 44-MQFP(10x10)
包裝: 托盤
輸入數(shù)目和類型: 1 個(gè)差分,單極;1 個(gè)差分,雙極
配用: EVAL-AD7723CBZ-ND - BOARD EVALUATION FOR AD7723
AD7723
Rev. C | Page 24 of 32
DATA INTERFACING
The AD7723 offers a choice of serial or parallel data interface
options to meet the requirements of a variety of system
configurations. In parallel mode, multiple AD7723s can easily
be configured to share a common data bus. Serial mode is ideal
when it is required to minimize the number of data interface
lines connected to a host processor. In either case, careful
attention to the system configuration is required to realize the
high dynamic range available with the AD7723. Consult the
recommendations in the Grounding and Layout section. The
following recommendations for parallel interfacing also apply
for the system design when using the serial mode.
PARALLEL INTERFACE
When using the AD7723, place a buffer/latch adjacent to the
converter to isolate the converter’s data lines from any noise
that may be on the data bus. Even though the AD7723 has three
state outputs, use of an isolation latch represents good design
practice.
Figure 44 shows how the parallel interface of the AD7723 can
be configured to interface with the system data bus of a
microprocessor or a microcontroller, such as the MC68HC16 or
8XC251. With CS and RD tied permanently low, the data output
bits are always active. When DRDY goes high for two clock
cycles, the rising edge of DRDY is used to latch the conversion
data before a new conversion result is loaded into the output
data register. The falling edge of DRDY then sends an
appropriate interrupt signal for interface control. Alternatively,
if buffers are used instead of latches, the falling edge of DRDY
provides the necessary interrupt when a new output word is
available from the AD7723.
DSP
ADDR
DECODE
DB15
DRDY
CS
RD
16
OE
D15
RD
INTERRUPT
ADDR
AD7723
74XX16374
01186-044
Figure 44. Parallel Interface Connection
相關(guān)PDF資料
PDF描述
AMIS41683CANN1G TRANSCEIVER CAN 3.3V 14-SOIC
AD7572AANZ03 IC ADC 12BIT HS LC2MOS 24DIP
VE-25N-IW-F3 CONVERTER MOD DC/DC 18.5V 100W
VE-25N-IW-F2 CONVERTER MOD DC/DC 18.5V 100W
VE-20V-MX CONVERTER MOD DC/DC 5.8V 75W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7723BSZ1 制造商:AD 制造商全稱:Analog Devices 功能描述:16-Bit, 1.2 MSPS CMOS, Sigma-Delta ADC
AD7723BSZ-REEL 功能描述:IC ADC 16BIT SIGMA-DELTA 44MQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 位數(shù):14 采樣率(每秒):83k 數(shù)據(jù)接口:串行,并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應(yīng)商設(shè)備封裝:28-PDIP 包裝:管件 輸入數(shù)目和類型:1 個(gè)單端,雙極
AD7723BSZ-REEL1 制造商:AD 制造商全稱:Analog Devices 功能描述:16-Bit, 1.2 MSPS CMOS, Sigma-Delta ADC
AD7724 制造商:AD 制造商全稱:Analog Devices 功能描述:Dual CMOS Modulators
AD7724ACPZ 功能描述:IC MOD SIGMA-DELTA DUAL 制造商:analog devices inc. 系列:* 零件狀態(tài):上次購買時(shí)間 標(biāo)準(zhǔn)包裝:1