參數(shù)資料
型號(hào): 97ULP877BHLF-T
廠商: INTEGRATED DEVICE TECHNOLOGY INC
元件分類(lèi): 時(shí)鐘及定時(shí)
英文描述: 97ULP SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PBGA52
封裝: LEAD FREE ANNEALED, MO-205, MO-225, BGA-52
文件頁(yè)數(shù): 13/14頁(yè)
文件大小: 179K
代理商: 97ULP877BHLF-T
8
ICS97ULP877B
0981C—04/05/05
GND
ICS97ULP877B
VDD
V(CLKC)
SCOPE
C=10pF
-VDD/2
GND
- GND
VDD/2
Z=6
Z = 2.97"
Z = 120
Z = 2.97"
0
Z=60
Z=50
Z=50
R=10
R=10
V(TT)
C=10pF
Note: V
TT = GND
tc(n)
tc(n+1)
tjit(cc) =tc(n) ±tc(n+1)
Figure 1. IBIS Model Output Load
Figure 2. Output Load Test Circuit
Y , FB_OUTC
X
Y , FB_OUTT
X
Parameter Measurement Information
ICS97ULP877B
Figure 3. Cycle-to-Cycle Jitter
R = 1M
C = 1 pF
R = 1M
C = 1 pF
相關(guān)PDF資料
PDF描述
97ULP877BHLF 97ULP SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PBGA52
97ULP877BKLF 97ULP SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQCC40
97ULP877BH 97ULP SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PBGA52
97ULPA877AHLF-T 97ULP SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PBGA52
980-1 0 MHz - 3000 MHz, 140 deg - RF/MICROWAVE COAXIAL MECHANICAL PH SHIFTER
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
97ULP877BKLF/W 制造商:Integrated Device Technology Inc 功能描述:ZERO DLY PLL CLOCK DRVR SGL 95MHZ TO 410MHZ 40PIN VFQFPN - Tape and Reel
97ULP878AH 制造商:Integrated Device Technology Inc 功能描述:97ULP878AH - Trays
97ULP878AHLF 制造商:Integrated Device Technology Inc 功能描述:97ULP878AHLF - Trays
97ULP878AHLFT 制造商:Integrated Device Technology Inc 功能描述:97ULP878AHLFT - Tape and Reel
97ULP878AHT 制造商:Integrated Device Technology Inc 功能描述:97ULP878AHT - Tape and Reel