參數(shù)資料
型號: 73M1866B-IM/F
廠商: Maxim Integrated Products
文件頁數(shù): 38/88頁
文件大?。?/td> 0K
描述: MICRODAA SGL PCM HIGHWAY 42-QFN
產(chǎn)品培訓模塊: Lead (SnPb) Finish for COTS
Obsolescence Mitigation Program
標準包裝: 260
系列: MicroDAA™
功能: 數(shù)據(jù)存取裝置(DAA)
接口: PCM,串行,SPI
電路數(shù): 1
電源電壓: 3 V ~ 3.6 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 42-VFQFN 裸露焊盤
供應商設備封裝: 42-QFN(8x8)
包裝: 管件
包括: PCM 通路
DS_1x66B_001
73M1866B/73M1966B Data Sheet
Rev. 1.6
43
7.5
GPIO Registers
Three user-defined I/O pins are provided in the 32-pin QFN package of the 73M1966B only. The pins are
GPIO7, GPIO6 and GPIO5.
GPIO pins are not available on the 20-pin package of the 73M1966B.
GPIO pins are not available on the 42-pin package of the 73M1866B.
Each pin can be configured independently as either an input or an output by writing to the corresponding
I/O Direction (DIR) register.
At power on and after a reset, the GPIO pins are initialized to a high impedance state to avoid unwanted
current contention and consumption. The input structures are protected from floating inputs, and no
output levels are driven by any of the GPIO pins.
The mapping of GPIO pins is designed to correspond to the bit location in their control and status
registers.
The 73M1x66B supports the ability to generate an interrupt on the
INT pin. The source can be configured
to generate on a rising or a trailing edge. Only GPIO ports that are configured as inputs can be used to
generate interrupts.
Function
Mnemonic
Register
Location
Type
Description
DIR
0x04[7:5]
W
GPIO Input/Output Select
These control bits are used to designate the GPIO pins as either
inputs or outputs.
0 = GPIO pin is defined as an output.
1 = GPIO pin is defined as an input. (Default)
GPIOn
0x03[7:5]
W
GPIO State
These bits reflect the status of the GPIO7, GPIO6 and GPIO5 pins.
If the DIR bit is reset, reading this field returns the logical value of the
appropriate GPIOn pin as an input.
If the DIR bit is set, the pins output the logical value as written.
ENGPIOn
0x05[7:5]
W
GPIO Enable
Each of the GPIO enable bits in this register enables the
corresponding GPIO bit as an edge-triggered interrupt source. If a
GPIO bit is set to one, an edge (which edge depends on the value in
the GIP register) of the corresponding GPIO pin will cause the
INT pin
to go active low, and the edge detectors will be rearmed when the
GPIO data register is read.
POLn
0x06[7:5]
W
GPIO Interrupt Edge Selection
Defines the interrupt source as being either on a rising or a falling
edge of the corresponding GPIO pin.
0 = A rising edge will trigger an interrupt from the corresponding pin.
(Default)
1 = A falling edge will trigger an interrupt from the corresponding pin.
相關PDF資料
PDF描述
73M2901CE-IGVR/F IC MODEM 3.3V V.22BIS 32-TQFP
73S1209F-68IMR/F/P IC SMART CARD READER PROG 68-QFN
73S1210F-68IMR/F/P IC SMART CARD READER PROG 68-QFN
73S1215F-68IMR/F/P IC SMART CARD READER PROG 68-QFN
73S1217F-68IMR/F/P IC SMART CARD READER PROG 68-QFN
相關代理商/技術參數(shù)
參數(shù)描述
73M1866B-IMR/F 功能描述:電信線路管理 IC MicroDAA w/PCM Highway RoHS:否 制造商:STMicroelectronics 產(chǎn)品:PHY 接口類型:UART 電源電壓-最大:18 V 電源電壓-最小:8 V 電源電流:30 mA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:VFQFPN-48 封裝:Tray
73M1866B-KEYCHN 功能描述:網(wǎng)絡開發(fā)工具 73M1866B Keychain Brd RoHS:否 制造商:Rabbit Semiconductor 產(chǎn)品:Development Kits 類型:Ethernet to Wi-Fi Bridges 工具用于評估:RCM6600W 數(shù)據(jù)速率:20 Mbps, 40 Mbps 接口類型:802.11 b/g, Ethernet 工作電源電壓:3.3 V
73M1902-IM/F 功能描述:電信線路管理 IC MicroDAA Chip Set Host Side RoHS:否 制造商:STMicroelectronics 產(chǎn)品:PHY 接口類型:UART 電源電壓-最大:18 V 電源電壓-最小:8 V 電源電流:30 mA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:VFQFPN-48 封裝:Tray
73M1902-IMR/F 功能描述:電信線路管理 IC MicroDAA Chip Set Host Side RoHS:否 制造商:STMicroelectronics 產(chǎn)品:PHY 接口類型:UART 電源電壓-最大:18 V 電源電壓-最小:8 V 電源電流:30 mA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:VFQFPN-48 封裝:Tray
73M1902-IVT/F 功能描述:電信線路管理 IC MicroDAA Chip Set Host Side RoHS:否 制造商:STMicroelectronics 產(chǎn)品:PHY 接口類型:UART 電源電壓-最大:18 V 電源電壓-最小:8 V 電源電流:30 mA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:VFQFPN-48 封裝:Tray