參數(shù)資料
型號(hào): 2184
廠商: Analog Devices, Inc.
元件分類: 數(shù)字信號(hào)處理
英文描述: DSP Microcomputer
中文描述: DSP微機(jī)
文件頁(yè)數(shù): 5/31頁(yè)
文件大?。?/td> 213K
代理商: 2184
ADSP-2184
–5–
REV. 0
To minimize power consumption during power-down, configure
the programmable flag as an output when connected to a three-
stated buffer. This ensures that the pin will be held at a constant
level and not oscillate should the three-state driver’s level hover
around the logic switching point.
Interrupts
The interrupt controller allows the processor to respond to the
eleven possible interrupts and reset with minimum overhead.
The ADSP-2184 provides four dedicated external interrupt
input pins,
IRQ2
,
IRQL0
,
IRQL1
and
IRQE
(shared with the
PF7:4 pins). In addition, SPORT1 may be reconfigured for
IRQ0
,
IRQ1
, FLAG_IN and FLAG_OUT, for a total of six
external interrupts. The ADSP-2184 also supports internal
interrupts from the timer, the byte DMA port, the two serial
ports, software and the power-down control circuit. The inter-
rupt levels are internally prioritized and individually maskable
(except power-down and
RESET
). The
IRQ2
,
IRQ0
and
IRQ1
input pins can be programmed to be either level- or edge-sensitive.
IRQL0
and
IRQL1
are level-sensitive and
IRQE
is edge-sensitive.
The priorities and vector addresses of all interrupts are shown in
Table I.
Table I. Interrupt Priority & Interrupt Vector Addresses
Source Of Interrupt
Interrupt Vector Address (Hex)
Reset (or Power-Up with
PUCR = 1)
Power-Down (Nonmaskable)
IRQ2
IRQL1
IRQL0
SPORT0 Transmit
SPORT0 Receive
IRQE
BDMA Interrupt
SPORT1 Transmit or
IRQ1
SPORT1 Receive or
IRQ0
Timer
0000 (Highest Priority)
002C
0004
0008
000C
0010
0014
0018
001C
0020
0024
0028 (Lowest Priority)
Interrupt routines can either be nested, with higher priority
interrupts taking precedence, or processed sequentially. Inter-
rupts can be masked or unmasked with the IMASK register.
Individual interrupt requests are logically ANDed with the bits
in IMASK; the highest priority unmasked interrupt is then
selected. The power-down interrupt is nonmaskable.
The ADSP-2184 masks all interrupts for one instruction cycle
following the execution of an instruction that modifies the
IMASK register. This does not affect serial port autobuffering
or DMA transfers.
The interrupt control register, ICNTL, controls interrupt nest-
ing and defines the
IRQ0
,
IRQ1
and
IRQ2
external interrupts to
be either edge- or level-sensitive. The
IRQE
pin is an external
edge-sensitive interrupt and can be forced and cleared. The
IRQL0
and
IRQL1
pins are external level-sensitive interrupts.
The IFC register is a write-only register used to force and clear
interrupts.
On-chip stacks preserve the processor status and are automati-
cally maintained during interrupt handling. The stacks are twelve
levels deep to allow interrupt, loop and subroutine nesting.
The following instructions allow global enable or disable servic-
ing of the interrupts (including power-down), regardless of the
state of IMASK. Disabling the interrupts does not affect serial
port autobuffering or DMA.
ENA INTS;
DIS INTS;
When the processor is reset, interrupt servicing is enabled.
LOW POWER OPERATION
The ADSP-2184 has three low power modes that significantly
reduce the power dissipation when the device operates under
standby conditions. These modes are:
Power-Down
Idle
Slow Idle
The CLKOUT pin may also be disabled to reduce external
power dissipation.
Power-Down
The ADSP-2184 processor has a low power feature that lets the
processor enter a very low power dormant state through hard-
ware or software control. Following is a brief list of power-down
features. Refer to the
ADSP-2100 Family User’s Manual, Third
Edition
, “System Interface” chapter, for detailed information
about the power-down feature.
Quick recovery from power-down. The processor begins
executing instructions in as few as 200 CLKIN cycles.
Support for an externally generated TTL or CMOS proces-
sor clock. The external clock can continue running during
power-down without affecting the lowest power rating and
200 CLKIN cycle recovery.
Support for crystal operation includes disabling the oscillator
to save power (the processor automatically waits approxi-
mately 4096 CLKIN cycles for the crystal oscillator to start
or stabilize), and letting the oscillator run to allow 200CLKIN
cycle start-up.
Power-down is initiated by either the power-down pin (
PWD
)
or the software power-down force bit.
Interrupt support allows an unlimited number of instructions
to be executed before optionally powering down. The power-
down interrupt also can be used as a nonmaskable, edge-
sensitive interrupt.
Context clear/save control allows the processor to continue
where it left off or start with a clean context when leaving the
power-down state.
The
RESET
pin also can be used to terminate power-down.
Power-down acknowledge pin indicates when the processor
has entered power-down.
相關(guān)PDF資料
PDF描述
218 Interface IC
21904 MARKER LABORATORY BLACK
21906 Low-Frequency, Spread-Spectrum EconOscillator
2191G140IP Low-Frequency, Spread-Spectrum EconOscillator
2191G-160IP Low-Frequency, Spread-Spectrum EconOscillator
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
218-4"x60yd 功能描述:膠帶 218 4 X 60 YD BULK RoHS:否 制造商:3M Electronic Specialty 產(chǎn)品:Tapes 類型:Shielding 描述/功能:EMI/RFI Foil Shielding Tape 顏色: 材料:Copper Foil 寬度:1 in x 18 yds
218400 制造商:LITTELFUSE 制造商全稱:Littelfuse 功能描述:5 x 20 mm Time Lag Fuse (Slo-Blo) Fuse
2-1840026-1 制造商:TRP CONNECTOR LTD. 功能描述:MAG45(TM) RJ45/USB 10/100 UR204P12 W LED - Trays 制造商:TRP CONNECTOR B.V. 功能描述:MAG45 RJ45/USB 10/100 UR204P12
218400P 制造商:LITTELFUSE 制造商全稱:Littelfuse 功能描述:5 x 20 mm Time Lag Fuse (Slo-Blo) Fuse
218402-000 制造商:TE Connectivity 功能描述:CBL 1CNDCTR 16AWG 1.96MM NKL PLTD CPPR RD 600VAC - Cable Rools/Shrink Tubing 制造商:TE Connectivity 功能描述:22759/41-16-2 制造商:TE Connectivity 功能描述:High Performance Cable 1Conductors 16AWG 1.96mm Nickel Plated Copper Red 600VAC