參數(shù)資料
型號: XC5VLX50T-1FF1136C
廠商: Xilinx Inc
文件頁數(shù): 66/91頁
文件大?。?/td> 0K
描述: IC FPGA VIRTEX-5 50K 1136FBGA
產(chǎn)品變化通告: Step Intro and Pkg Change 11/March/2008
標(biāo)準(zhǔn)包裝: 1
系列: Virtex®-5 LXT
LAB/CLB數(shù): 3600
邏輯元件/單元數(shù): 46080
RAM 位總計(jì): 2211840
輸入/輸出數(shù): 480
電源電壓: 0.95 V ~ 1.05 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 1136-BBGA,F(xiàn)CBGA
供應(yīng)商設(shè)備封裝: 1136-FCBGA
配用: 568-5088-ND - BOARD DEMO DAC1408D750
122-1586-ND - BOARD EVAL FOR VIRTEX-5 ML555
HW-V5-ML561-UNI-G-ND - EVALUATION PLATFORM VIRTEX-5
HW-V5-ML550-UNI-G-ND - EVALUATION PLATFORM VIRTEX-5
HW-V5-ML521-UNI-G-ND - EVALUATION PLATFORM VIRTEX-5
HW-AFX-FF1136-500-G-ND - BOARD DEV VIRTEX 5 FF1136
HW-V5GBE-DK-UNI-G-ND - KIT DEV V5 LXT GIGABIT ETHERNET
122-1508-ND - EVALUATION PLATFORM VIRTEX-5
Virtex-5 FPGA Data Sheet: DC and Switching Characteristics
DS202 (v5.3) May 5, 2010
Product Specification
69
Virtex-5 Device Pin-to-Pin Input Parameter Guidelines
All devices are 100% functionally tested. The representative values for typical pin locations and normal clock loading are
listed in Table 91. Values are expressed in nanoseconds unless otherwise noted.
Table 91: Global Clock Setup and Hold Without DCM or PLL
Symbol
Description
Device
Speed Grade
Units
-3
-2
-1
Input Setup and Hold Time Relative to Global Clock Input Signal for LVCMOS25 Standard.(1)
TPSFD/ TPHFD
Full Delay (Legacy Delay or Default Delay)
Global Clock and IFF(2) without DCM or PLL
XC5VLX20T
N/A
1.63
–0.41
1.86
–0.41
ns
XC5VLX30
1.49
–0.35
1.60
–0.35
1.77
–0.35
ns
XC5VLX30T
1.49
–0.35
1.60
–0.35
1.76
–0.35
ns
XC5VLX50
1.48
–0.30
1.59
–0.30
1.76
–0.30
ns
XC5VLX50T
1.48
–0.30
1.59
–0.30
1.76
–0.30
ns
XC5VLX85
1.75
–0.49
1.89
–0.49
2.09
–0.49
ns
XC5VLX85T
1.75
–0.49
1.89
–0.49
2.09
–0.49
ns
XC5VLX110
1.74
–0.43
1.88
–0.43
2.09
–0.43
ns
XC5VLX110T
1.73
–0.43
1.88
–0.43
2.09
–0.43
ns
XC5VLX155
2.06
–0.50
2.36
–0.50
2.78
–0.49
ns
XC5VLX155T
2.06
–0.50
2.36
–0.50
2.78
–0.49
ns
XC5VLX220
N/A
2.57
–0.74
2.86
–0.74
ns
XC5VLX220T
N/A
2.57
–0.74
2.86
–0.74
ns
XC5VLX330
N/A
2.55
–0.56
2.85
–0.56
ns
XC5VLX330T
N/A
2.57
–0.56
2.86
–0.56
ns
XC5VSX35T
1.47
–0.16
1.59
–0.16
1.76
–0.16
ns
XC5VSX50T
1.62
–0.31
1.74
–0.31
1.93
–0.31
ns
XC5VSX95T
N/A
2.10
–0.44
2.32
–0.44
ns
XC5VSX240T
N/A
2.01
0.18
2.28
0.18
ns
相關(guān)PDF資料
PDF描述
XC5VLX50T-1FFG1136C IC FPGA VIRTEX-5 50K 1136FBGA
AT24C02C-XHM-T IC EEPROM 2KBIT 1MHZ 8TSSOP
XC2V1500-4FF896I IC FPGA VIRTEX-II 896FCBGA
AT24C02C-STUM-T IC EEPROM 2KBIT 1MHZ SOT23-5
XC2V1500-5FFG896C IC FPGA VIRTEX-II 1.5M 896-FBGA
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XC5VLX50T-1FF1136CES 制造商:Xilinx 功能描述:
XC5VLX50T-1FF1136I 功能描述:IC FPGA VIRTEX-5 50K 1136FBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Virtex®-5 LXT 產(chǎn)品變化通告:Step Intro and Pkg Change 11/March/2008 標(biāo)準(zhǔn)包裝:1 系列:Virtex®-5 SXT LAB/CLB數(shù):4080 邏輯元件/單元數(shù):52224 RAM 位總計(jì):4866048 輸入/輸出數(shù):480 門數(shù):- 電源電壓:0.95 V ~ 1.05 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:1136-BBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:1136-FCBGA 配用:568-5088-ND - BOARD DEMO DAC1408D750122-1796-ND - EVALUATION PLATFORM VIRTEX-5
XC5VLX50T-1FF1138CES 制造商:Xilinx 功能描述:
XC5VLX50T-1FF665C 功能描述:IC FPGA VIRTEX-5 50K 665FCBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Virtex®-5 LXT 產(chǎn)品變化通告:Step Intro and Pkg Change 11/March/2008 標(biāo)準(zhǔn)包裝:1 系列:Virtex®-5 SXT LAB/CLB數(shù):4080 邏輯元件/單元數(shù):52224 RAM 位總計(jì):4866048 輸入/輸出數(shù):480 門數(shù):- 電源電壓:0.95 V ~ 1.05 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:1136-BBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:1136-FCBGA 配用:568-5088-ND - BOARD DEMO DAC1408D750122-1796-ND - EVALUATION PLATFORM VIRTEX-5
XC5VLX50T-1FF665CES 制造商:Xilinx 功能描述: