參數資料
型號: XC2S600E
廠商: Xilinx, Inc.
英文描述: Platform Flash In-System Programmable Configuration PROMS
中文描述: 平臺Flash在系統(tǒng)可編程配置方案管理系統(tǒng)
文件頁數: 8/46頁
文件大?。?/td> 525K
代理商: XC2S600E
Platform Flash In-System Programmable Configuration PROMS
DS123 (v2.9) May 09, 2006
www.xilinx.com
8
R
TAP AC Parameters
Table 10
shows the timing parameters for the TAP waveforms shown in
Figure 4
.
Additional Features for the XCFxxP
Internal Oscillator
The 8/16/32 Mbit XCFxxP Platform Flash PROMs include
an optional internal oscillator which can be used to drive the
CLKOUT and DATA pins on FPGA configuration interface.
The internal oscillator can be enabled when programming
the PROM, and the oscillator can be set to either the default
frequency or to a slower frequency (
"XCFxxP PROM as
Configuration Master with Internal Oscillator as Clock
Source," page 33
).
CLKOUT
The 8/16/32 Mbit XCFxxP Platform Flash PROMs include
the programmable option to enable the CLKOUT signal
which allows the PROM to provide a source synchronous
clock aligned to the data on the configuration interface. The
CLKOUT signal is derived from one of two clock sources: the
CLK input pin or the internal oscillator. The input clock source
is selected during the PROM programming sequence.
Output data is available on the rising edge of CLKOUT.
The CLKOUT signal is enabled during programming, and is
active when CE is Low and OE/RESET is High. On CE
rising edge transition, if OE/RESET is High and the PROM
terminal count has not been reached, then CLKOUT
remains active for an additional eights clock cycles before
being disabled. On a OE/RESET falling edge transition,
CLKOUT is immediately disabled. When disabled, the
CLKOUT pin is put into a high-impedance state and should
be pulled High externally to provide a known state.
When cascading Platform Flash PROMs with CLKOUT
enabled, after completing it's data transfer, the first PROM
disables CLKOUT and drives the CEO pin enabling the next
PROM in the PROM chain. The next PROM will begin
driving the CLKOUT signal once that PROM is enabled and
data is available for transfer.
During high-speed parallel configuration without
compression, the FPGA drives the BUSY signal on the
configuration interface. When BUSY is asserted High, the
PROMs internal address counter stops incrementing, and
the current data value is held on the data outputs. While
BUSY is High, the PROM will continue driving the CLKOUT
signal to the FPGA, clocking the FPGA’s configuration logic.
Figure 4:
Test Access Port Timing
TCK
T
CKMIN
T
MSS
TMS
TDI
TDO
T
MSH
T
DIH
T
DOV
T
DIS
DS026_04_020300
Table 10:
Test Access Port Timing Parameters
Symbol
Description
Min
Max
Units
T
CKMIN
T
MSS
T
MSH
T
DIS
T
DIH
T
DOV
TCK minimum clock period when V
CCJ
= 2.5V or 3.3V
TMS setup time when V
CCJ
= 2.5V or 3.3V
TMS hold time when V
CCJ
= 2.5V or 3.3V
TDI setup time when V
CCJ
= 2.5V or 3.3V
TDI hold time when V
CCJ
= 2.5V or 3.3V
TDO valid delay when V
CCJ
= 2.5V or 3.3V
100
ns
10
ns
25
ns
10
ns
25
ns
30
ns
相關PDF資料
PDF描述
XC2VP100 Platform Flash In-System Programmable Configuration PROMS
XC2VP2 Platform Flash In-System Programmable Configuration PROMS
XC2VP20 Platform Flash In-System Programmable Configuration PROMS
XC2VP30 Platform Flash In-System Programmable Configuration PROMS
XC2VP4 Platform Flash In-System Programmable Configuration PROMS
相關代理商/技術參數
參數描述
XC2S600E-6FG456C 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-IIE FPGA
XC2S600E-6FG456I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA
XC2S600E-6FG456Q 功能描述:IC FPGA SPARTAN-IIE 456FPBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現場可編程門陣列) 系列:Spartan®-IIE 產品變化通告:Step Intro and Pkg Change 11/March/2008 標準包裝:1 系列:Virtex®-5 SXT LAB/CLB數:4080 邏輯元件/單元數:52224 RAM 位總計:4866048 輸入/輸出數:480 門數:- 電源電壓:0.95 V ~ 1.05 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:1136-BBGA,FCBGA 供應商設備封裝:1136-FCBGA 配用:568-5088-ND - BOARD DEMO DAC1408D750122-1796-ND - EVALUATION PLATFORM VIRTEX-5
XC2S600E-6FG676C 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA
XC2S600E-6FG676I 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-IIE FPGA