參數(shù)資料
型號(hào): UT1553BRTIGCC
廠商: Electronic Theatre Controls, Inc.
英文描述: RTI Remote Terminal Interface
中文描述: RTI的遠(yuǎn)程終端接口
文件頁數(shù): 5/52頁
文件大小: 1300K
代理商: UT1553BRTIGCC
RTI-5
The 8-bit write-only Control Register manages the operation of the RTI. Write to the Control Register by applying a logic zero
to CS, CTRL, RD/WR, and ADDR IN (0); if ADDR IN (0) is a logic one a master reset occurs. Data is loaded into the Control
Register via I/O pins DATA(7:0). Control Register writes must occur 50ns before the rising edge of COMSTR to latch data in
the outgoing status word.
Bit
Number
Condition
Description
0
[0]
Channel A Enable. A logic one enables Channel A biphase inputs.
1
[0]
Channel B Enable. A logic one enables Channel B biphase inputs.
2
[0]
Terminal Flag. A logic one sets the Terminal Flag bit of the Status Register.
3
[0]
System Busy. A logic one sets the Busy bit of the System Register and inhibits
RTI access to memory. No data words are retrieved or stored; command word is
stored.
4
[0]
Subsystem Busy. A logic one sets the Subsystem Flag bit of the Status Register.
5
[0]
Self-Test Channel Select. This bit selects which channel the internal self-test
checks; a logic one selects Channel A and a logic zero selects Channel B.
6
[0]
Self-Test Enable. A logic one sets the RTI in the internal self-test mode and inhib-
its normal operation. Internal testing is not visible on biphase output
channels.
7
[0]
Service Request. A logic one sets the Service Request bit of the Status Register.
System Register (Read Only)
The 16-bit read-only System Register provides the RTI system status. Read the System Register by applying a logic zero to
CS, CTRL, ADDR IN (0), and a logic one to RD/WR. The 16-bit contents of the System Register are read from data I/O pins
DATA(15:0).
Bit
Number
Condition
Description
0
[0]
MCSA(0). The LSB of the mode code or subaddress as indicated by the
logic state of bit 5.
1
[0]
MCSA(1). Mode code or subaddress as indicated by the state of bit 5.
2
[0]
MCSA(2). Mode code or subaddress as indicated by the state of bit 5.
3
[0]
MCSA(3). Mode code or subaddress as indicated by the state of bit 5.
4
[0]
MCSA(4). Mode code or subaddress as indicated by the state of bit 5.
5
[0]
MC/SA. A logic one indicates that bits 4 through 0 are the subaddress of
the last command word, and that the last command word was a normal
transmit orreceive command. A logic zero indicates that bits 4 through 0
are a mode code, and that the last command was a mode code.
6
[1]
Channel A/B. A logic one indicates that the most recent command arrived
onChannel A; a logic zero indicates that it arrived on Channel B.
Initial
X
SRV
RQ
SELF
TEST
SUBS
BUSY
TF
CH B
EN
CH A
EN
SELF
CH
[ ] defines reset state
CONTROL REGISTER (WRITE ONLY)
MSB
Figure 4. Control Register
X
X
X
X
X
X
X
[0]
[0]
[0]
[0]
[0]
[0]
[0]
[0]
LSB
Initial
相關(guān)PDF資料
PDF描述
UT1553BRTIGCX RTI Remote Terminal Interface
UT1553B RTI Remote Terminal Interface
UT1553B-RTICA RTI Remote Terminal Interface
UT1553BRTIGCXA RTI Remote Terminal Interface
UT1553BRTIGCXC RTI Remote Terminal Interface
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
UT1553B-RTIGCC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:RTI Remote Terminal Interface
UT1553BRTIGCX 制造商:未知廠家 制造商全稱:未知廠家 功能描述:RTI Remote Terminal Interface
UT1553B-RTIGCX 制造商:未知廠家 制造商全稱:未知廠家 功能描述:RTI Remote Terminal Interface
UT1553BRTIGCXA 制造商:未知廠家 制造商全稱:未知廠家 功能描述:RTI Remote Terminal Interface
UT1553BRTIGCXC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:RTI Remote Terminal Interface