參數(shù)資料
型號: TSB14AA1AI
廠商: Texas Instruments, Inc.
英文描述: 3.3 V IEEE 1394-1995 BACKPLANE PHY
中文描述: 3.3伏電機及電子學工程師聯(lián)合會1394-1995底板PHY
文件頁數(shù): 28/37頁
文件大?。?/td> 257K
代理商: TSB14AA1AI
6
8
6.2.4
Backplane Transmit Data Timing
Edge separation is the minimum required time between any two consecutive transitions of the backplane bus signals,
as they appear from the output of the transmitters, whether they are transitions on the same signal or transitions on
the two separate signals. A minimum edge separation is required to ensure proper operation of the data strobe
bit-level encoding mechanism. TDATA and TSTRB have the relationship shown in Figure 6
7 and Table 6
10.
t(2)
t(2)
t(1)
TDATA
TSTRB
t(2)
t(2)
t(1)
t(1)
t(1)
Figure 6
7. Minimum Edge Separation
Table 6
10. TSB14AA1A to Backplane Transceiver Timing
PARAMETER
98.304 MHz
49.152 MHz
t(1)
t(2)
This parameter is based on a maximum total transmit skew of 2 ns.
Bit cell period for data
9.44 ns minimum
19.44 ns minimum
Transmit (Tx) edge separation
8.65 ns minimum
18.65 ns minimum
6.2.5
Backplane Receive Data Timing
The receiver typically uses the transitions on the incoming bus signals RDATA and RSTRB to derive a clock at the
code bit frequency to extract the NRZ signal on RDATA. This clock can be derived by performing an exclusive-OR
(XOR) of RDATA and RSTRB.
The bus signals, as they appear from the backplane transceiver media and into the receiver, should fall within the
timing constraints outlined by Figure 6
8.
RDATA
RSTRB
t(3)
t(1)
t(1)
t(1)
t(1)
t(2)
t(3)
t(2)
Figure 6
8. Backplane Receive Data Timing
Table 6
11. TSB14AA1A to Backplane Transceiver Timing
PARAMETER
98.304 MHz
49.152 MHz
t(1)
t(2)
t(3)
This parameter is based on a maximum total transmit skew of 2 ns and a maximum backplane skew of 0.5 ns.
This assumes total receive skew is less than receive edge separation (i.e., some skew margin exists).
Bit cell period
10.1715 ns nominal
20.34 nominal
Receive (Rx) edge separation
3.4 ns minimum
16.3 ns maximum
3.4 ns minimum
36.6 ns maximum
相關(guān)PDF資料
PDF描述
TSB14AA1AT 3.3 V IEEE 1394-1995 BACKPLANE PHY
TSB21LV03BI IEEE 1394-1995 Triple-Cable Transceiver/Arbiter(IEEE1394-1995 三電纜收發(fā)器/判優(yōu)器)
TSB42AA4I IEEE 1394 A CONSUMER ELECTRONICS LINK LAYER CONTROLLER
TSB42AA4PDT IEEE 1394 A CONSUMER ELECTRONICS LINK LAYER CONTROLLER
TSB42AA4PGE IEEE 1394 A CONSUMER ELECTRONICS LINK LAYER CONTROLLER
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
TSB14AA1AIPFB 功能描述:1394 接口集成電路 IEEE139419953.3V1prt 50/100Mbps BkplnPHY RoHS:否 制造商:Texas Instruments 類型:Link Layer Controller 工作電源電壓: 封裝 / 箱體:LQFP 封裝:Tray
TSB14AA1AIPFBG4 功能描述:1394 接口集成電路 3.3V 1-port 50/100 Mbps Backplane PHY RoHS:否 制造商:Texas Instruments 類型:Link Layer Controller 工作電源電壓: 封裝 / 箱體:LQFP 封裝:Tray
TSB14AA1APFB 功能描述:1394 接口集成電路 3.3V 1-port 50/100 Mbps Backplane PHY RoHS:否 制造商:Texas Instruments 類型:Link Layer Controller 工作電源電壓: 封裝 / 箱體:LQFP 封裝:Tray
TSB14AA1APFBG4 功能描述:1394 接口集成電路 3.3V 1-port 50/100 Mbps Backplane PHY RoHS:否 制造商:Texas Instruments 類型:Link Layer Controller 工作電源電壓: 封裝 / 箱體:LQFP 封裝:Tray
TSB14AA1AT 制造商:TI 制造商全稱:Texas Instruments 功能描述:3.3 V IEEE 1394-1995 BACKPLANE PHY