參數(shù)資料
型號(hào): TMS320C2812ZHHS
廠商: TEXAS INSTRUMENTS INC
元件分類: 數(shù)字信號(hào)處理
英文描述: 16-BIT, 150 MHz, OTHER DSP, PBGA179
封裝: LEAD FREE, BGA-179
文件頁數(shù): 27/156頁
文件大小: 1826K
代理商: TMS320C2812ZHHS
Electrical Specifications
122
April 2001 Revised October 2005
SPRS174M
Table 627. SPI Slave Mode External Timing (Clock Phase = 1)
NO.
MIN
MAX
UNIT
12
tc(SPC)S
Cycle time, SPICLK
8tc(LCO)
ns
13§
tw(SPCH)S
Pulse duration, SPICLK high (clock polarity = 0)
0.5tc(SPC)S 10 0.5tc(SPC)S
ns
13§
tw(SPCL)S
Pulse duration, SPICLK low (clock polarity = 1)
0.5tc(SPC)S 10 0.5tc(SPC)S
ns
14§
tw(SPCL)S
Pulse duration, SPICLK low (clock polarity = 0)
0.5tc(SPC)S 10 0.5tc(SPC)S
ns
14§
tw(SPCH)S
Pulse duration, SPICLK high (clock polarity = 1)
0.5tc(SPC)S 10 0.5tc(SPC)S
ns
17§
tsu(SOMI-SPCH)S Setup time, SPISOMI before SPICLK high (clock polarity = 0)
0.125tc(SPC)S
ns
17§
tsu(SOMI-SPCL)S
Setup time, SPISOMI before SPICLK low (clock polarity = 1)
0.125tc(SPC)S
ns
18§
tv(SPCH-SOMI)S
Valid time, SPISOMI data valid after SPICLK high
(clock polarity =0)
0.75tc(SPC)S
ns
18§
tv(SPCL-SOMI)S
Valid time, SPISOMI data valid after SPICLK low
(clock polarity =1)
0.75tc(SPC)S
ns
21§
tsu(SIMO-SPCH)S Setup time, SPISIMO before SPICLK high (clock polarity = 0)
0
ns
21§
tsu(SIMO-SPCL)S
Setup time, SPISIMO before SPICLK low (clock polarity = 1)
0
ns
22§
tv(SPCH-SIMO)S
Valid time, SPISIMO data valid after SPICLK high
(clock polarity = 0)
0.5tc(SPC)S
ns
22§
tv(SPCL-SIMO)S
Valid time, SPISIMO data valid after SPICLK low
(clock polarity = 1)
0.5tc(SPC)S
ns
The MASTER / SLAVE bit (SPICTL.2) is cleared and the CLOCK PHASE bit (SPICTL.3) is set.
tc(SPC) = SPI clock cycle time =
LSPCLK
4
or
LSPCLK
(SPIBRR
) 1)
tc(LCO) = LSPCLK cycle time
§ The active edge of the SPICLK signal referenced is controlled by the CLOCK POLARITY bit (SPICCR.6).
Data Valid
22
SPISIMO
SPISOMI
SPICLK
(clock polarity = 1)
SPICLK
(clock polarity = 0)
SPISIMO Data
Must Be Valid
SPISOMI Data Is Valid
21
12
18
17
14
13
SPISTE
In the slave mode, the SPISTE signal should be asserted low at least 0.5tc(SPC) before the valid SPI clock edge and
remain low for at least 0.5tc(SPC) after the receiving edge (SPICLK) of the last data bit.
Figure 628. SPI Slave Mode External Timing (Clock Phase = 1)
相關(guān)PDF資料
PDF描述
TMS320C6747BZKB4 OTHER DSP, PBGA256
TMS320LF2407APGEA 16-BIT, 20 MHz, OTHER DSP, PQFP144
TMS426409AP-60DJ 4M X 4 EDO DRAM, 60 ns, PDSO24
TMS426809AP-70DGC 2M X 8 EDO DRAM, 70 ns, PDSO28
TMS44400DJ-80 1M X 4 FAST PAGE DRAM, 80 ns, PDSO20
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
TMS320C28341 制造商:TI 制造商全稱:Texas Instruments 功能描述:Delfino Microcontrollers
TMS320C28341ZEPQ 制造商:Texas Instruments 功能描述:DELFINO MICROCONTROLLER - Trays
TMS320C28341ZFEQ 功能描述:32位微控制器 - MCU Delfino MCU RoHS:否 制造商:Texas Instruments 核心:C28x 處理器系列:TMS320F28x 數(shù)據(jù)總線寬度:32 bit 最大時(shí)鐘頻率:90 MHz 程序存儲(chǔ)器大小:64 KB 數(shù)據(jù) RAM 大小:26 KB 片上 ADC:Yes 工作電源電壓:2.97 V to 3.63 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:LQFP-80 安裝風(fēng)格:SMD/SMT
TMS320C28341ZFET 功能描述:32位微控制器 - MCU Delfino MCU RoHS:否 制造商:Texas Instruments 核心:C28x 處理器系列:TMS320F28x 數(shù)據(jù)總線寬度:32 bit 最大時(shí)鐘頻率:90 MHz 程序存儲(chǔ)器大小:64 KB 數(shù)據(jù) RAM 大小:26 KB 片上 ADC:Yes 工作電源電壓:2.97 V to 3.63 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:LQFP-80 安裝風(fēng)格:SMD/SMT
TMS320C28341ZHHT 功能描述:32位微控制器 - MCU Delfino MCU RoHS:否 制造商:Texas Instruments 核心:C28x 處理器系列:TMS320F28x 數(shù)據(jù)總線寬度:32 bit 最大時(shí)鐘頻率:90 MHz 程序存儲(chǔ)器大小:64 KB 數(shù)據(jù) RAM 大小:26 KB 片上 ADC:Yes 工作電源電壓:2.97 V to 3.63 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:LQFP-80 安裝風(fēng)格:SMD/SMT