hbwhelp@micrel.com or (408) 955-1690 17 Output Bank " />
參數(shù)資料
型號: SY89537LMY
廠商: Micrel Inc
文件頁數(shù): 9/19頁
文件大?。?/td> 0K
描述: IC SYNTHESIZER/FANOUT BUFF 44MLF
標準包裝: 260
系列: Precision Edge®
類型: 時鐘/頻率合成器
PLL:
輸入: CMOS,HSTL,LVDS,LVPECL,LVTTL,SSTL,晶體
輸出: LVDS,LVPECL
電路數(shù): 1
比率 - 輸入:輸出: 3:7
差分 - 輸入:輸出: 是/是
頻率 - 最大: 756MHz
除法器/乘法器: 是/無
電源電壓: 2.375 V ~ 3.6 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 44-VFQFN 裸露焊盤,44-MLF?
供應商設備封裝: 44-MLF?(7x7)
包裝: 托盤
產品目錄頁面: 1083 (CN2011-ZH PDF)
其它名稱: 576-3239
Micrel, Inc.
SY89537L
December 2007
M9999-121207-B
hbwhelp@micrel.com or (408) 955-1690
17
Output Bank and Frequency Control
There are five independently programmable output
frequency banks, four differential LVPECL output
banks and one differential LVDS output bank with
three output pairs. Each bank has frequency control
SELx and Enx to generate different divider ratios (see
“PECL and LVDS Output and Frequency Select”
Tables). It can be programmed for pass-through,
internal divided VCO clock divide-by- /2, /8 or disable
state. When disabled, the non-inverted output goes to
static LOW and the inverted output goes to static
HIGH.
Output Logic Characteristics
See “Output Termination Recommendations” for
proper termination. When LVPECL single-ended
output is desired, the unused complimentary output
should be terminated. Unused LVPECL output pairs
can be left floating. LVDS output pairs should be
terminated with 100 across the pair. In order to
minimize jitter and skew, unused LVDS output banks
and unused LVDS output pairs should be terminated
with 100 across each pair.
LVPECL Outputs:
Typical voltage swing is 800mV into 50.
Common mode voltage is VCCO–1.3V.
LVDS Outputs:
Typical voltage swing is 325mV into 100.
Common mode voltage is 1.2V.
Output Termination Recommendations
LVPECL
LVPECL has high input impedance, very low output
(open emitter) impedance, and small signal swing
which results in low EMI. LVPECL is ideal for driving
50-and-100-controlled
impedance
transmission
lines. There are several techniques for terminating the
LVPECL output: Parallel Termination Thevenin-
Equivalent, Parallel Termination (3-resistor), and AC-
coupled termination. Unused output pairs may be left
floating. However, single-ended outputs must be
terminated, or balanced.
Figure 12a. Parallel Thevenin-Equivalent
Figure 12b. Parallel Termination
LVDS
LVDS specifies a small swing of 325mV typical, on a
nominal 1.2V common mode above ground. The
common mode voltage has tight limits to permit large
variations in ground between an LVDS driver and
receiver. Also, change in common mode voltage, as a
function of data input, is kept to a minimum, to keep
EMI low.
Figure 13a. LVDS Differential Measurement
Figure 13b. LVDS Common Mode Measurement
相關PDF資料
PDF描述
VE-204-MX-B1 CONVERTER MOD DC/DC 48V 75W
VE-B13-MY-F3 CONVERTER MOD DC/DC 24V 50W
AD9520-4BCPZ IC CLOCK GEN 1.6GHZ VCO 64LFCSP
VE-B4T-MW-B1 CONVERTER MOD DC/DC 6.5V 100W
VE-B13-MY-F1 CONVERTER MOD DC/DC 24V 50W
相關代理商/技術參數(shù)
參數(shù)描述
SY89537LMY TR 功能描述:時鐘合成器/抖動清除器 3.3V LVPECL/LVDS Clock Synthesizer System (I Temp, Green) RoHS:否 制造商:Skyworks Solutions, Inc. 輸出端數(shù)量: 輸出電平: 最大輸出頻率: 輸入電平: 最大輸入頻率:6.1 GHz 電源電壓-最大:3.3 V 電源電壓-最小:2.7 V 封裝 / 箱體:TSSOP-28 封裝:Reel
SY89537LMYTR 制造商:MICREL 制造商全稱:Micrel Semiconductor 功能描述:3.3V Precision LVPECL and LVDS
SY89538L 制造商:MICREL 制造商全稱:Micrel Semiconductor 功能描述:3.3V, Precision LVPECL and LVDS Programmable Multiple Output Bank Clock Synthesizer and Fanout Buffer with Zero Delay
SY89538L_06 制造商:MICREL 制造商全稱:Micrel Semiconductor 功能描述:3.3V, Precision LVPECL and LVDS Programmable Multiple Output Bank Clock Synthesizer and Fanout Buffer with Zero Delay
SY89538L_08 制造商:MICREL 制造商全稱:Micrel Semiconductor 功能描述:3.3V, Precision LVPECL and LVDS Programmable Multiple Output Bank Clock Synthesizer