參數(shù)資料
型號: S2104
廠商: Applied Micro Circuits Corp.
英文描述: Quad Fibre Channel Device(帶鎖相環(huán)時(shí)鐘合成器的光纖通道四收發(fā)器)
中文描述: 四光纖通道設(shè)備(帶鎖相環(huán)時(shí)鐘合成器的光纖通道四收發(fā)器)
文件頁數(shù): 9/33頁
文件大?。?/td> 342K
代理商: S2104
9
S2104
QUAD FIBRE CHANNEL DEVICE
October 6, 2000 / Revision E
RECEIVER DESCRIPTION
Each receiver channel is designed to implement a
Serial Backplane receiver function through the physi-
cal layer. A block diagram showing the basic func-
tion is provided in Figure 5.
Whenever a signal is present, the receiver attempts
to recover the serial clock from the received data
stream. After acquiring bit synchronization, the
S2104 searches the serial bit stream for the occur-
rence of a K28.5 character on which to perform word
synchronization. Once synchronization on both bit
and word boundaries is achieved, the receiver pro-
vides the word-aligned data on its parallel outputs.
Data Input
A differential input receiver is provided for each
channel of the S2104. Each channel has a loopback
mode in which the serial data from the transmitter
replaces external serial data. The loopback function
for each channel is enabled by its respective LPEN
input.
The high speed serial inputs to the S2104 are inter-
nally biased to VDD-1.3V. All that is required exter-
nally are AC-coupling and line-to-line differential
termination.
Clock Recovery Function
Clock recovery is performed on the input data
stream for each channel of the S2104. The receiver
PLL has been optimized for the anticipated needs of
Serial Backplane systems. A simple state machine in
the clock recovery macro decides whether to acquire
lock from the serial data input or from the reference
clock. The decision is based upon the frequency and
run length of the serial data inputs. If at any time the
frequency or run length checks are violated, the
state machine forces the VCO to lock to the refer-
ence clock. This allows the VCO to maintain the cor-
rect frequency in the absence of data.
The “l(fā)ock to reference” frequency criteria ensure that
the S2104 will respond to variations in the serial data
input frequency (compared to the reference fre-
quency). The new lock state is dependent upon the
current lock state, as shown in Table 4.
The run-length criteria insure that the S2104 will re-
spond appropriately and quickly to a loss of signal.
The run-length checker flags a condition of consecu-
tive ones or zeros across 12 parallel words. Thus
119 or less consecutive ones or zeros does not
cause signal loss, 129 or more causes signal loss,
and 120 - 128 may or may not, depending on how
the data aligns across byte boundaries.
If both the off-frequency detect circuitry test and the
run-length test are satisfied, the CRU will attempt to
lock to the incoming data. It is possible for the run
length test to be satisfied due to noise on the inputs,
even if no signal is present. In this case the receiver
VCO will maintain frequency accuracy to within 100
ppm of the target rate as determined by REFCLK.
In any transfer of PLL control from the serial data to
the reference clock, the RBC1/0x outputs remain
phase continuous and glitch free, assuring the integ-
rity of downstream clocking.
Reference Clock Input
A single reference clock, which serves both transmit-
ter and receiver, must be provided from a low jitter
clock source. The frequency of the received data
stream (divided-by -10 or -20) must be within 200
ppm of the reference clock to insure reliable locking
of the receiver PLL.
Serial to Parallel Conversion
Once bit synchronization has been attained by the
S2104 CRU, the S2104 must synchronize to the 10
bit word boundary. Word synchronization in the
S2104 is accomplished by detecting and aligning to
the 8B/10B K28.5 codeword. The S2104 will detect
and byte-align to either polarity of the K28.5. Each
channel of the S2104 will detect and align to a K28.5
anywhere in the data stream. The presence of a
K28.5 is indicated for each channel by the assertion
of the COM_DETx signal.
k
c
o
L
t
n
e
S
e
r
u
C
y
)
c
n
K
L
e
u
C
q
F
e
E
r
F
R
L
.
.
L
P
v
e
S
k
c
o
L
w
e
N
d
e
k
c
o
L
m
p
p
8
8
4
<
d
e
k
c
o
L
m
p
p
2
3
7
o
8
8
4
d
e
n
m
r
d
n
U
m
p
p
2
3
7
>
d
e
k
c
o
U
d
e
k
c
o
U
m
p
p
4
4
2
<
d
e
k
c
o
L
m
p
p
6
6
3
o
4
4
2
d
e
n
m
r
d
n
U
m
p
p
6
6
3
>
d
e
k
c
o
U
Table 4. Lock to Reference Frequency Criteria
相關(guān)PDF資料
PDF描述
S212S01 SIP Type SSR for Medium Power Control
S212S02 SIP Type SSR for Medium Power Control
S216S01 SIP Type SSR for Medium Power Control
S216S02 IT(rms)÷16A, Zero Cross type SIP 4pin Triac output SSR
S216S02F IT(rms)÷16A, Zero Cross type SIP 4pin Triac output SSR
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
S-210-48 功能描述:線性和開關(guān)式電源 211.2W 48V 4.4A RoHS:否 制造商:TDK-Lambda 產(chǎn)品:Switching Supplies 開放式框架/封閉式:Enclosed 輸出功率額定值:800 W 輸入電壓:85 VAC to 265 VAC 輸出端數(shù)量:1 輸出電壓(通道 1):20 V 輸出電流(通道 1):40 A 商用/醫(yī)用: 輸出電壓(通道 2): 輸出電流(通道 2): 安裝風(fēng)格:Rack 長度: 寬度: 高度:
S-210-5 功能描述:線性和開關(guān)式電源 200W 5V 40A RoHS:否 制造商:TDK-Lambda 產(chǎn)品:Switching Supplies 開放式框架/封閉式:Enclosed 輸出功率額定值:800 W 輸入電壓:85 VAC to 265 VAC 輸出端數(shù)量:1 輸出電壓(通道 1):20 V 輸出電流(通道 1):40 A 商用/醫(yī)用: 輸出電壓(通道 2): 輸出電流(通道 2): 安裝風(fēng)格:Rack 長度: 寬度: 高度:
S2105QA 制造商:MOSEL 制造商全稱:MOSEL 功能描述:21/32/43/60 VOICE ROM
S2105QE 制造商:MOSEL 制造商全稱:MOSEL 功能描述:21/32/43/60 VOICE ROM
S2107 制造商:LAPP/CONTACT CONNECTORS 功能描述:Connector, Strain Relief, Liquid Tight, Non Metallic, PG-7 Thread