參數(shù)資料
型號(hào): MTB23P06V
廠商: ON SEMICONDUCTOR
元件分類: JFETs
英文描述: 23 A, 60 V, 0.12 ohm, P-CHANNEL, Si, POWER, MOSFET
封裝: CASE 418B-03, D2PAK-3
文件頁數(shù): 8/10頁
文件大?。?/td> 257K
代理商: MTB23P06V
MTB23P06V
http://onsemi.com
7
INFORMATION FOR USING THE D2PAK SURFACE MOUNT PACKAGE
RECOMMENDED FOOTPRINT FOR SURFACE MOUNTED APPLICATIONS
Surface mount board layout is a critical portion of the
total design. The footprint for the semiconductor packages
must be the correct size to ensure proper solder connection
interface between the board and the package. With the
correct pad geometry, the packages will self align when
subjected to a solder reflow process.
mm
inches
0.33
8.38
0.08
2.032
0.04
1.016
0.63
17.02
0.42
10.66
0.12
3.05
0.24
6.096
POWER DISSIPATION FOR A SURFACE MOUNT DEVICE
The power dissipation for a surface mount device is a
function of the drain pad size. These can vary from the
minimum pad size for soldering to a pad size given for
maximum power dissipation. Power dissipation for a
surface mount device is determined by TJ(max), the
maximum rated junction temperature of the die, RθJA, the
thermal resistance from the device junction to ambient, and
the operating temperature, TA. Using the values provided
on the data sheet, PD can be calculated as follows:
PD =
TJ(max) TA
RθJA
The values for the equation are found in the maximum
ratings table on the data sheet. Substituting these values
into the equation for an ambient temperature TA of 25°C,
one can calculate the power dissipation of the device. For a
D2PAK device, PD is calculated as follows.
PD = 175°C 25°C
50°C/W
= 3.0 Watts
The 50°C/W for the D2PAK package assumes the use of
the recommended footprint on a glass epoxy printed circuit
board to achieve a power dissipation of 3.0 Watts. There are
other alternatives to achieving higher power dissipation
from the surface mount packages. One is to increase the
area of the drain pad. By increasing the area of the drain
pad, the power dissipation can be increased. Although one
can almost double the power dissipation with this method,
one will be giving up area on the printed circuit board
which can defeat the purpose of using surface mount
technology. For example, a graph of RθJA versus drain pad
area is shown in Figure 16.
Figure 16. Thermal Resistance versus Drain Pad
Area for the D2PAK Package (Typical)
2.5 Watts
A, AREA (SQUARE INCHES)
Board Material = 0.0625
G10/FR4, 2 oz Copper
TA = 25°C
60
70
50
40
30
20
16
14
12
10
8
6
4
2
0
3.5 Watts
5 Watts
T
O
AMBIENT
(
C/W)°
R
JA
,THERMAL
RESIST
ANCE,
JUNCTION
θ
相關(guān)PDF資料
PDF描述
MTB2N40ET4 2 A, 400 V, 3.5 ohm, N-CHANNEL, Si, POWER, MOSFET
MTB2N60ET4 2 A, 600 V, 3.8 ohm, N-CHANNEL, Si, POWER, MOSFET
MTB2N60ET4 2 A, 600 V, 3.8 ohm, N-CHANNEL, Si, POWER, MOSFET
MTB2P50ET4 2 A, 500 V, 6 ohm, P-CHANNEL, Si, POWER, MOSFET
MTB30N06VLT4 30 A, 60 V, 0.05 ohm, N-CHANNEL, Si, POWER, MOSFET
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MTB23P06VT4 功能描述:MOSFET P-CH 60V 23A D2PAK RoHS:否 類別:分離式半導(dǎo)體產(chǎn)品 >> FET - 單 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:MESH OVERLAY™ FET 型:MOSFET N 通道,金屬氧化物 FET 特點(diǎn):邏輯電平門 漏極至源極電壓(Vdss):200V 電流 - 連續(xù)漏極(Id) @ 25° C:18A 開態(tài)Rds(最大)@ Id, Vgs @ 25° C:180 毫歐 @ 9A,10V Id 時(shí)的 Vgs(th)(最大):4V @ 250µA 閘電荷(Qg) @ Vgs:72nC @ 10V 輸入電容 (Ciss) @ Vds:1560pF @ 25V 功率 - 最大:40W 安裝類型:通孔 封裝/外殼:TO-220-3 整包 供應(yīng)商設(shè)備封裝:TO-220FP 包裝:管件
MTB2-3PH001 制造商:ITT Interconnect Solutions 功能描述:MTB2-3PH001 - Bulk
MTB2-3PH016 制造商:ITT Interconnect Solutions 功能描述:Cable Assembly Pre-Wired Pigtail 0.152m 26AWG 3 POS Micro Strip PIN Crimp
MTB2-3PS 制造商:ITT Interconnect Solutions 功能描述:Conn Unshrouded Header PIN 3 POS 2.54mm Solder Cup ST Cable Mount
MTB2-3SAL1 制造商:ITT Interconnect Solutions 功能描述:Conn Socket Strip SKT 3 POS 2.54mm Solder RA Thru-Hole