參數(shù)資料
型號: ML60851D
廠商: OKI SEMICONDUCTOR CO., LTD.
英文描述: USB Device Controller
中文描述: USB設(shè)備控制器
文件頁數(shù): 13/82頁
文件大?。?/td> 705K
代理商: ML60851D
PEDL60851D-01
1
Semiconductor
ML60851D
13/82
Packet Error Register (PKTERR)
Read address
Write address
C2h
D7
0
0
0
D6
0
0
0
D5
0
0
0
D4
0
0
0
D3
0
0
D2
0
0
D1
0
0
D0
0
0
After a hardware reset
After a bus reset
Definition
Each bit is asserted when the corresponding error occurs and is deasserted when SOP is received.
This register is used to report the error information. This register is useful for the tests during development, or for
preparing the error frequency measurement report. This register is not particularly required for the specification of
commercial a product.
FIFO Status Register 1 (FIFOSTAT1)
Read address
Write address
C3h
D7
0
0
0
D6
0
0
0
D5
0
0
0
D4
0
0
0
D3
1
1
D2
0
0
D1
1
1
D0
0
0
After a hardware reset
After a bus reset
Definition
This register reports the statuses of the EP0RXFIFO and the FIFO for EP1. Normally, there is no need to read this
register because it is sufficient to read the packet ready status before reading out or writing in a FIFO.
Receive FIFO0 Full:
This bit becomes “1” when 8-bytes of data are stored in the EP0RXFIFO. This bit is
not set to “1” when a packet less than 8 bytes long (a short packet) is stored in.
Receive FIFO0 Empty: This bit will be “1” when the EP0RXFIFO0 is empty.
FIFO1 Full:
This bit becomes “1” when 64 bytes of data is stored in the FIFO for EP1. This is true
during both transmission and reception. This bit does not become “1” in the case of a
short packet. The FIFO for EP1 has a two-layer structure and can store up to 128
bytes of data. This bit indicates the status of the FIFO in which data being written at
that time. In other words, this bit indicates the status of the FIFO into which the host
computer is writing data when EP1 is receiving data, and of the FIFO into which the
local MCU is writing data when EP1 is transmitting data.
FIFO1 Empty:
This bit becomes “1” when the FIFO for EP1 is empty. This is true during both
transmission and reception. The FIFO for EP1 has a two-layer structure and can store
up to 128 bytes of data. This bit indicates the status of the FIFO which is being read
out at that time.
Bit stuff error (R)
Data CRC error (R)
Address CRC error (R)
PID Error (R)
Receive FIFO0 Full (R)
Receive FIFO0 Empty (R)
FIFO1 Full (R)
FIFO1 Empty (R)
相關(guān)PDF資料
PDF描述
ML60852 USB Device Controller
ML6190A Longwave Time Code RF Receiver LSI
ML63187 4-Bit Microcontroller with Built-in 1024-Dot Matrix LCD Drivers and Melody Circuit, Operating at 0.9 V (Min).
ML63189B 4-Bit Microcontroller with Built-in 1024-Dot Matrix LCD Drivers and Melody Circuit, Operating at 0.9 V (Min).
ML63512A 4-Bit Microcontroller with Built-in Level Detector, Melody Circuit, and Comparator,Operating at 0.9 V (Min.)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ML60851E 制造商:OKI 制造商全稱:OKI electronic componets 功能描述:USB Device Controller
ML60851EGA 制造商:OKI 制造商全稱:OKI electronic componets 功能描述:USB Device Controller
ML60851ETB 制造商:OKI 制造商全稱:OKI electronic componets 功能描述:USB Device Controller
ML60852 制造商:OKI 制造商全稱:OKI electronic componets 功能描述:USB Device Controller
ML60852A 制造商:OKI 制造商全稱:OKI electronic componets 功能描述:USB Device Controller