參數(shù)資料
型號(hào): MCIMX31LDVKN5D
廠商: FREESCALE SEMICONDUCTOR INC
元件分類: 微控制器/微處理器
英文描述: 32-BIT, 532 MHz, MICROPROCESSOR, PBGA457
封裝: 14 X 14 MM, 0.50 MM PITCH, ROHS COMPLIANT, PLASTIC, MAPBGA-457
文件頁數(shù): 30/118頁
文件大小: 1083K
代理商: MCIMX31LDVKN5D
Electrical Characteristics
MCIMX31/MCIMX31L Technical Data, Rev. 4.3
Freescale Semiconductor
19
4.2.1.1
Power-Up Sequence for Silicon Revision 2.0.1
Figure 2. Option 1 Power-Up Sequence (Silicon Revision 2.0.1)
Figure 3. Option 2 Power-Up Sequence (Silicon Revision 2.0.1)
Release POR
QVCC, QVCC1, QVCC4
IOQVDD, NVCC1, NVCC3–10
NVCC2, NVCC21, NVCC22
Hold POR Asserted
1, 3, 5
Notes:
1
The board design must guarantee that supplies reach
90% level before transition to the next state, using Power
Management IC or other means.
2
The NVCC1 supply must not precede IOQVDD by more
than 0.2 V until IOQVDD has reached 1.5 V. If IOQVDD
is powered up first, there are no restrictions.
3
The parallel paths in the flow indicate that supply group
NVCC2, NVCC21, and NVCC22, and supply group
FVCC, MVCC, SVCC, and UVCC ramp-ups are
independent.
4
FUSE_VDD should not be driven on power-up for Silicon
Revision 2.0.1. This supply is dedicated for fuse burning
(programming), and should not be driven upon boot-up.
5
Raising IOQVDD before NVCC21 produces a slight
increase in current drain on IOQVDD of approximately
3–5 mA. The current increase will not damage the IC.
Refer to Errata ID TLSbo91750 for details.
FVCC, MVCC, SVCC, UVCC
4
Release POR
QVCC, QVCC1, QVCC4
IOQVDD, NVCC1, NVCC3–10, NVCC2, NVCC21, NVCC22
Hold POR Asserted
Notes:
1
The board design must guarantee that supplies reach
90% level before transition to the next state, using Power
Management IC or other means.
2
The NVCC1 supply must not precede IOQVDD by more
than 0.2 V until IOQVDD has reached 1.5 V. If IOQVDD
is powered up first, there are no restrictions.
3
Raising NVCC2, NVCC21, and NVCC22 at the same
time as IOQVDD does not produce the slight increase in
current drain on IOQVDD (as described in Figure 2,
Note 5).
4
FUSE_VDD should not be driven on power-up for Silicon
Revision 2.0.1. This supply is dedicated for fuse burning
(programming), and should not be driven upon boot-up.
FVCC, MVCC, SVCC, UVCC
4
相關(guān)PDF資料
PDF描述
MCIMX31LCJKN5D 32-BIT, 532 MHz, MICROPROCESSOR, PBGA457
MCIMX512DVK8C SPECIALTY MICROPROCESSOR CIRCUIT, PBGA625
MCIMX511DVK8C SPECIALTY MICROPROCESSOR CIRCUIT, PBGA625
MCIMX513DVK8C SPECIALTY MICROPROCESSOR CIRCUIT, PBGA625
MCIMX514AJM6C SPECIALTY MICROPROCESSOR CIRCUIT, PBGA529
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MCIMX31LDVKN5DR2 功能描述:處理器 - 專門應(yīng)用 2.0.1 CONSUMER LITE RoHS:否 制造商:Freescale Semiconductor 類型:Multimedia Applications 核心:ARM Cortex A9 處理器系列:i.MX6 數(shù)據(jù)總線寬度:32 bit 最大時(shí)鐘頻率:1 GHz 指令/數(shù)據(jù)緩存: 數(shù)據(jù) RAM 大小:128 KB 數(shù)據(jù) ROM 大小: 工作電源電壓: 最大工作溫度:+ 95 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:MAPBGA-432
MCIMX31LDVMN5D 功能描述:處理器 - 專門應(yīng)用 2.0.1 CONSUMER LITE RoHS:否 制造商:Freescale Semiconductor 類型:Multimedia Applications 核心:ARM Cortex A9 處理器系列:i.MX6 數(shù)據(jù)總線寬度:32 bit 最大時(shí)鐘頻率:1 GHz 指令/數(shù)據(jù)緩存: 數(shù)據(jù) RAM 大小:128 KB 數(shù)據(jù) ROM 大小: 工作電源電壓: 最大工作溫度:+ 95 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:MAPBGA-432
MCIMX31LDVMN5DR2 功能描述:處理器 - 專門應(yīng)用 2.0.1 CONSUMER LITE RoHS:否 制造商:Freescale Semiconductor 類型:Multimedia Applications 核心:ARM Cortex A9 處理器系列:i.MX6 數(shù)據(jù)總線寬度:32 bit 最大時(shí)鐘頻率:1 GHz 指令/數(shù)據(jù)緩存: 數(shù)據(jù) RAM 大小:128 KB 數(shù)據(jù) ROM 大小: 工作電源電壓: 最大工作溫度:+ 95 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:MAPBGA-432
MCIMX31LITEKIT 制造商:Freescale Semiconductor 功能描述:I.MX31 LITE KIT 制造商:Rochester Electronics LLC 功能描述: 制造商:Freescale Semiconductor 功能描述:EVAL BOARD FOR 1.MX31 MPV 制造商:Freescale Semiconductor 功能描述:MX31 Lite Kit: High-performance application development kit, Silicon Manufacture
MCIMX31LITEKITC 功能描述:開發(fā)板和工具包 - ARM I.MX31 LITE KIT RoHS:否 制造商:Arduino 產(chǎn)品:Development Boards 工具用于評估:ATSAM3X8EA-AU 核心:ARM Cortex M3 接口類型:DAC, ICSP, JTAG, UART, USB 工作電源電壓:3.3 V