參數(shù)資料
型號: M470L6423CK0
廠商: SAMSUNG SEMICONDUCTOR CO. LTD.
英文描述: 512MB DDR SDRAM MODULE (64Mx64 based on DDP 64Mx 8 DDR SDRAM) 200pin SODIMM 64bit Non-ECC/Parity
中文描述: 512MB的DDR SDRAM內(nèi)存模組(64Mx64基于鉑64Mx 8 DDR內(nèi)存)200pin的SODIMM 64 Non-ECC/Parity
文件頁數(shù): 6/14頁
文件大?。?/td> 121K
代理商: M470L6423CK0
200pin DDR SDRAM SODIMM
M470L6423CK0
Rev. 0.0 Aug. 2001
Recommended operating conditions Unless Otherwise Noted, T
A
=0 to 70
°
C
)
Typical case: VDD = 2.5V, T = 25’C
Worst case : VDD = 2.7V, T = 10’C
Conditions
Operating current - One bank Active-Precharge;
tRC=tRCmin;tCK=100Mhz for DDR200, 133Mhz for DDR266A & DDR266B;
DQ,DM and DQS inputs changing twice per clock cycle;
address and control inputs changing once per clock cycle
Operating current - One bank operation ;
One bank open, BL=4, Reads
- Refer to the following page for detailed test condition
Percharge power-down standby current;
All banks idle; power - down mode;
CKE = <VIL(max); tCK=100Mhz for DDR200, 133Mhz for DDR266A & DDR266B;
Vin = Vref for DQ,DQS and DM
Precharge Floating standby current;
CS# > =VIH(min);All banks idle;
CKE > = VIH(min); tCK=100Mhz for DDR200, 133Mhz for DDR266A & DDR266B;
Address and other control inputs changing once per clock cycle;
Vin = Vref for DQ,DQS and DM
Precharge Quiet standby current;
CS# > = VIH(min); All banks idle;
CKE > = VIH(min); tCK = 100Mhz for DDR200, 133Mhz for DDR266A & DDR266B;
Address and other control inputs stable with keeping >= VIH(min) or =<VIL(max);
Vin = Vref for DQ ,DQS and DM
Active power - down standby current ;
one bank active; power-down mode;
CKE=< VIL (max); tCK = 100Mhz for DDR200, 133Mhz for DDR266A & DDR266B;
Vin = Vref for DQ,DQS and DM
Active standby current;
CS# >= VIH(min); CKE>=VIH(min);
one bank active; active - precharge; tRC=tRASmax; tCK = 100Mhz for DDR200,
133Mhz for DDR266A & DDR266B; DQ, DQS and DM inputs changing twice
per clock cycle; address and other control inputs changing once
per clock cycle
Operating current - burst read;
Burst length = 2; reads; continguous burst;
One bank active; address and control inputs changing once per clock cycle;
CL=2 at tCK = 100Mhz for DDR200, CL=2 at tCK = 133Mhz for DDR266A, CL=2.5 at tCK =
133Mhz for DDR266B ; 50% of data changing at every burst; lout = 0 m A
Operating current - burst write;
Burst length = 2; writes; continuous burst;
One bank active address and control inputs changing once per clock cycle;
CL=2 at tCK = 100Mhz for DDR200, CL=2 at tCK = 133Mhz for DDR266A,
CL=2.5 at tCK = 133Mhz for DDR266B ; DQ, DM and DQS inputs changing twice
per clock cycle, 50% of input data changing at every burst
Auto refresh current;
tRC = tRFC(min) - 8*tCK for DDR200 at 100Mhz,
10*tCK for DDR266A & DDR266B at 133Mhz; distributed refresh
Self refresh current;
CKE =< 0.2V; External clock should be on;
tCK = 100Mhz for DDR200, 133Mhz for DDR266A & DDR266B
Orerating current - Four bank operation ;
Four bank interleaving with BL=4
-Refer to the following page for detailed test condition
Symbol
IDD0
Typical
Worst
-
-
IDD1
-
-
IDD2P
-
-
IDD2F
-
-
IDD2Q
-
-
IDD3P
-
-
IDD3N
-
-
IDD4R
-
-
IDD4W
-
-
IDD5
-
-
IDD6
-
-
IDD7A
-
-
DDR SDRAM SPEC Items and Test Conditions
相關PDF資料
PDF描述
M470L6423EN 512MB Unbuffered SODIMM(based on sTSOP)
M470L6423EN0-A2 512MB Unbuffered SODIMM(based on sTSOP)
M470L6423EN0-B0 512MB Unbuffered SODIMM(based on sTSOP)
M470L6423EN0-CB3 512MB Unbuffered SODIMM(based on sTSOP)
M470L6423EN0-CLB3 512MB Unbuffered SODIMM(based on sTSOP)
相關代理商/技術(shù)參數(shù)
參數(shù)描述
M470L6423EN 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:512MB Unbuffered SODIMM(based on sTSOP)
M470L6423EN0-A2 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:512MB Unbuffered SODIMM(based on sTSOP)
M470L6423EN0-B0 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:512MB Unbuffered SODIMM(based on sTSOP)
M470L6423EN0-CB3 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:512MB Unbuffered SODIMM(based on sTSOP)
M470L6423EN0-CLB3 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:512MB Unbuffered SODIMM(based on sTSOP)