參數(shù)資料
型號(hào): K7A323630C
廠商: SAMSUNG SEMICONDUCTOR CO. LTD.
英文描述: 1Mx36 and 2Mx18 Synchronous SRAM
中文描述: 1Mx36及2Mx18同步SRAM
文件頁(yè)數(shù): 11/19頁(yè)
文件大?。?/td> 437K
代理商: K7A323630C
1Mx36 & 2Mx18 Synchronous SRAM
- 11 -
K7A321830C
K7A323630C
Preliminary
Rev. 0.2 April 2006
AC TIING CHARACTERISTICS
Notes
:
1. The above parameters are also guaranteed at industrial temperature range.
2. All address inputs must meet the specified setup and hold times for all rising clock edges whenever ADSC and/or ADSP is sampled low and CS
is sampled low. All other synchronous inputs must meet the specified setup and hold times whenever this device is chip selected.
3. Both chip selects must be active whenever ADSC or ADSP is sampled low in order for the this device to remain enabled.
4. ADSC or ADSP must not be asserted for at least 2 Clock after leaving ZZ state.
Parameter
Symbol
-20
Unit
MIN
MAX
Cycle Time
t
CYC
5.0
-
ns
Clock Access Time
t
CD
-
3.1
ns
Output Enable to Data Valid
t
OE
-
3.1
ns
Clock High to Output Low-Z
t
LZC
0
-
ns
Output Hold from Clock High
t
OH
1.5
-
ns
Output Enable Low to Output Low-Z
t
LZOE
0
-
ns
Output Enable High to Output High-Z
t
HZOE
-
3.0
ns
Clock High to Output High-Z
t
HZC
1.5
3.0
ns
Clock High Pulse Width
t
CH
2.0
-
ns
Clock Low Pulse Width
t
CL
2.0
-
ns
Address Setup to Clock High
t
AS
1.4
-
ns
Address Status Setup to Clock High
t
SS
1.4
-
ns
Data Setup to Clock High
t
DS
1.4
-
ns
Write Setup to Clock High (GW, BW, WE
X
)
t
WS
1.4
-
ns
Address Advance Setup to Clock High
t
ADVS
1.4
-
ns
Chip Select Setup to Clock High
t
CSS
1.4
-
ns
Address Hold from Clock High
t
AH
0.4
-
ns
Address Status Hold from Clock High
t
SH
0.4
-
ns
Data Hold from Clock High
t
DH
0.4
-
ns
Write Hold from Clock High (GW, BW, WE
X
)
t
WH
0.4
-
ns
Address Advance Hold from Clock High
t
ADVH
0.4
-
ns
Chip Select Hold from Clock High
t
CSH
0.4
-
ns
ZZ High to Power Down
t
PDS
2
-
cycle
ZZ Low to Power Up
t
PUS
2
-
cycle
相關(guān)PDF資料
PDF描述
K7A323630C-PC20 1Mx36 and 2Mx18 Synchronous SRAM
K7A323630C-PI20 1Mx36 and 2Mx18 Synchronous SRAM
K7A323630C-QC20 1Mx36 and 2Mx18 Synchronous SRAM
K7A801801M 256Kx36 & 512Kx18 Synchronous SRAM
K7A803601M 256Kx36 & 512Kx18 Synchronous SRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
K7A323630C-PC20 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:1Mx36 and 2Mx18 Synchronous SRAM
K7A323630C-PI20 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:1Mx36 and 2Mx18 Synchronous SRAM
K7A323630C-QC20 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:1Mx36 and 2Mx18 Synchronous SRAM
K7A323630C-QI20 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:1Mx36 and 2Mx18 Synchronous SRAM
K7A401800B 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:128Kx36/x32 & 256Kx18 Synchronous SRAM