參數(shù)資料
型號: EPF8820A
廠商: Altera Corporation
英文描述: LED, BLUE 6 MCD 20 MA
中文描述: 系列可編程邏輯元件
文件頁數(shù): 32/61頁
文件大小: 979K
代理商: EPF8820A
32
Altera Corporation
FLEX 8000 Programmable Logic Device Family Data Sheet
Timing Model
The continuous, high-performance FastTrack Interconnect routing
structure ensures predictable performance and accurate simulation and
timing analysis. This predictable performance contrasts with that of
FPGAs, which use a segmented connection scheme and hence have
unpredictable performance. Timing simulation and delay prediction are
available with the MAX+PLUS II Simulator and Timing Analyzer, or with
industry-standard EDA tools. The Simulator offers both pre-synthesis
functional simulation to evaluate logic design accuracy and post-
synthesis timing simulation with 0.1-ns resolution. The Timing Analyzer
provides point-to-point timing delay information, setup and hold time
prediction, and device-wide performance analysis.
Tables 8
through
11
describe the FLEX 8000 timing parameters and their
symbols.
Table 8. FLEX 8000 Internal Timing Parameters
Note (1)
Symbol
Parameter
t
IOD
t
IOC
t
IOE
t
IOCO
t
IOCOMB
t
IOSU
t
IOH
t
IOCLR
t
IN
t
OD1
t
OD2
t
OD3
t
XZ
t
ZX1
t
ZX2
t
ZX3
IOE register data delay
IOE register control signal delay
Output enable delay
IOE register clock-to-output delay
IOE combinatorial delay
IOE register setup time before clock; IOE register recovery time after asynchronous clear
IOE register hold time after clock
IOE register clear delay
Input pad and buffer delay
Output buffer and pad delay, slow slew rate = off, V
CCIO
= 5.0 V, C1 = 35 pF,
Note (2)
Output buffer and pad delay, slow slew rate = off, V
CCIO
= 3.3 V, C1 = 35 pF,
Note (2)
Output buffer and pad delay, slow slew rate = on, C1 = 35 pF,
Note (3)
Output buffer disable delay, C1 = 5 pF
Output buffer enable delay, slow slew rate = off, V
CCIO
= 5.0 V, C1 = 35 pF,
Note (2)
Output buffer enable delay, slow slew rate = off, V
CCIO
= 3.3 V, C1 = 35 pF,
Note (2)
Output buffer enable delay, slow slew rate = on, C1 = 35 pF,
Note (3)
相關(guān)PDF資料
PDF描述
EPG1280 8 BIT UC BASED DATA PROCESSOR IC FOR USE ON PAIM TOP DEVICES
EPG6400 8 BIT UC BASED DATA PROCESSOR IC FOR USE ON PAIM TOP DEVICES
EPI270172G4036 Contents Surface Mount Power Inductor
EPI0L8502KSP56 Contents Surface Mount Power Inductor
EPI0L9133BH38 Contents Surface Mount Power Inductor
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EPF8820ABC225-2 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
EPF8820ABC225-4 功能描述:FPGA - 現(xiàn)場可編程門陣列 FPGA - Flex 8000 84 LABs 152 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FBGA-256
EPF8820ABI225-3 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
EPF8820AGI192-3 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
EPF8820AQC144-2 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)