參數資料
型號: EP20K30EQC208-1
廠商: Altera
文件頁數: 41/117頁
文件大?。?/td> 0K
描述: IC APEX 20KE FPGA 300K 208-PQFP
標準包裝: 24
系列: APEX-20K®
LAB/CLB數: 120
邏輯元件/單元數: 1200
RAM 位總計: 24576
輸入/輸出數: 125
門數: 113000
電源電壓: 1.71 V ~ 1.89 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 208-BFQFP
供應商設備封裝: 208-PQFP(28x28)
Altera Corporation
3
APEX 20K Programmable Logic Device Family Data Sheet
Flexible clock management circuitry with up to four phase-locked
loops (PLLs)
Built-in low-skew clock tree
Up to eight global clock signals
ClockLock feature reducing clock delay and skew
ClockBoost feature providing clock multiplication and division
ClockShiftTM programmable clock phase and delay shifting
Powerful I/O features
Compliant with peripheral component interconnect Special
Interest Group (PCI SIG) PCI Local Bus Specification,
Revision 2.2
for 3.3-V operation at 33 or 66 MHz and 32 or 64 bits
Support for high-speed external memories, including DDR
SDRAM and ZBT SRAM (ZBT is a trademark of Integrated
Device Technology, Inc.)
Bidirectional I/O performance (tCO + tSU) up to 250 MHz
LVDS performance up to 840 Mbits per channel
Direct connection from I/O pins to local interconnect providing
fast tCO and tSU times for complex logic
MultiVolt I/O interface support to interface with 1.8-V, 2.5-V,
3.3-V, and 5.0-V devices (see Table 3)
Programmable clamp to VCCIO
Individual tri-state output enable control for each pin
Programmable output slew-rate control to reduce switching
noise
Support for advanced I/O standards, including low-voltage
differential signaling (LVDS), LVPECL, PCI-X, AGP, CTT, stub-
series terminated logic (SSTL-3 and SSTL-2), Gunning
transceiver logic plus (GTL+), and high-speed terminated logic
(HSTL Class I)
Pull-up on I/O pins before and during configuration
Advanced interconnect structure
Four-level hierarchical FastTrack Interconnect structure
providing fast, predictable interconnect delays
Dedicated carry chain that implements arithmetic functions such
as fast adders, counters, and comparators (automatically used by
software tools and megafunctions)
Dedicated cascade chain that implements high-speed,
high-fan-in logic functions (automatically used by software tools
and megafunctions)
Interleaved local interconnect allows one LE to drive 29 other
LEs through the fast local interconnect
Advanced packaging options
Available in a variety of packages with 144 to 1,020 pins (see
Tables 4 through 7)
FineLine BGA packages maximize board space efficiency
Advanced software support
Software design support and automatic place-and-route
provided by the Altera Quartus II development system for
相關PDF資料
PDF描述
EP2AGX260FF35I3 IC ARRIA II GX 260K 1152FBGA
EP2S130F1508I5 IC STRATIX II FPGA 130K 1508FBGA
EP2SGX90FF1508C5ES IC STRATIX II GX 90K 1508-FBGA
EP3SL340F1760C3N IC STRATIX III L 340K 1760-FBGA
EP4CGX150DF31I7 IC CYCLONE IV FPGA 150K 896FBGA
相關代理商/技術參數
參數描述
EP20K30EQC208-1ES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA
EP20K30EQC208-2 制造商:Rochester Electronics LLC 功能描述:- Bulk
EP20K30EQC208-2ES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA
EP20K30EQC208-3 制造商:Rochester Electronics LLC 功能描述:- Bulk
EP20K30EQC208-3ES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA