參數(shù)資料
型號: EP1C6Q100C8ES
廠商: Altera Corporation
英文描述: Cyclone FPGA Family Data Sheet
中文描述: 氣旋的FPGA系列數(shù)據(jù)手冊
文件頁數(shù): 58/104頁
文件大?。?/td> 763K
代理商: EP1C6Q100C8ES
2–52
Preliminary
Altera Corporation
January 2007
Cyclone Device Handbook, Volume 1
Advanced I/O Standard Support
Cyclone device IOEs support the following I/O standards:
3.3-V LVTTL/LVCMOS
2.5-V LVTTL/LVCMOS
1.8-V LVTTL/LVCMOS
1.5-V LVCMOS
3.3-V PCI
LVDS
RSDS
SSTL-2 class I and II
SSTL-3 class I and II
Differential SSTL-2 class II (on output clocks only)
Table 2–12
describes the I/O standards supported by Cyclone devices.
Cyclone devices contain four I/O banks, as shown in
Figure 2–35
. I/O
banks 1 and 3 support all the I/O standards listed in
Table 2–12
. I/O
banks 2 and 4 support all the I/O standards listed in
Table 2–12
except the
3.3-V PCI standard. I/O banks 2 and 4 contain dual-purpose DQS, DQ,
Table 2–12. Cyclone I/O Standards
I/O Standard
Type
Input Reference
Voltage (V
REF
) (V)
Output Supply
Voltage (V
CCIO
) (V)
Board
Termination
Voltage (V
TT
) (V)
3.3-V LVTTL/LVCMOS
Single-ended
N
/A
3.3
N
/A
2.5-V LVTTL/LVCMOS
Single-ended
N
/A
2.5
N
/A
1.8-V LVTTL/LVCMOS
Single-ended
N
/A
1.8
N
/A
1.5-V LVCMOS
Single-ended
N
/A
1.5
N
/A
3.3-V PCI
(1)
Single-ended
N
/A
3.3
N
/A
LVDS
(2)
Differential
N
/A
2.5
N
/A
RSDS
(2)
Differential
N
/A
2.5
N
/A
SSTL-2 class I and II
Voltage-referenced
1.25
2.5
1.25
SSTL-3 class I and II
Voltage-referenced
1.5
3.3
1.5
Differential SSTL-2
(3)
Differential
1.25
2.5
1.25
Notes to
Table 2–12
:
(1)
There is no megafunction support for EP1C3 devices for the PCI compiler. However, EP1C3 devices support PCI
by using the LVTTL 16-mA I/O standard and drive strength assignments in the Quartus II software. The device
requires an external diode for PCI compliance.
(2)
EP1C3 devices in the 100-pin TQFP package do not support the LVDS and RSDS I/O standards.
(3)
This I/O standard is only available on output clock pins (
PLL_OUT
pins). EP1C3 devices in the 100-pin package
do not support this I/O standard as it does not have
PLL_OUT
pins.
相關(guān)PDF資料
PDF描述
EP1C6Q100I6ES Cyclone FPGA Family Data Sheet
EP1C6Q100I7ES Cyclone FPGA Family Data Sheet
EP1C6Q100I8ES Cyclone FPGA Family Data Sheet
EP1C6Q144C6ES Cyclone FPGA Family Data Sheet
EP1C6Q144C7ES Cyclone FPGA Family Data Sheet
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EP1C6Q240C6 功能描述:FPGA - 現(xiàn)場可編程門陣列 FPGA - Cyclone I 598 LABs 185 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP1C6Q240C6N 功能描述:FPGA - 現(xiàn)場可編程門陣列 FPGA - Cyclone I 598 LABs 185 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP1C6Q240C7 功能描述:FPGA - 現(xiàn)場可編程門陣列 FPGA - Cyclone I 598 LABs 185 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP1C6Q240C7N 功能描述:FPGA - 現(xiàn)場可編程門陣列 FPGA - Cyclone I 598 LABs 185 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256
EP1C6Q240C8 功能描述:FPGA - 現(xiàn)場可編程門陣列 FPGA - Cyclone I 598 LABs 185 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 柵極數(shù)量: 邏輯塊數(shù)量:943 內(nèi)嵌式塊RAM - EBR:1956 kbit 輸入/輸出端數(shù)量:128 最大工作頻率:800 MHz 工作電源電壓:1.1 V 最大工作溫度:+ 70 C 安裝風格:SMD/SMT 封裝 / 箱體:FBGA-256