參數(shù)資料
型號(hào): DAC1008D750HN
廠(chǎng)商: NXP Semiconductors N.V.
元件分類(lèi): 外設(shè)及接口
英文描述: Dual 10-bit DAC; up to 750 Msps; 2×, 4× or 8× interpolating
封裝: DAC1008D750HN/C1<SOT804-3|<<<1<Always Pb-free,;DAC1008D750HN/C1<SOT804-3|<<<1<Always Pb-free,;
文件頁(yè)數(shù): 99/99頁(yè)
文件大?。?/td> 547K
代理商: DAC1008D750HN
NXP Semiconductors
DAC1008D750
2
×
, 4
×
or 8
×
interpolating DAC with JESD204A
NXP B.V. 2011.
All rights reserved.
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com
Date of release: 5 January 2011
Document identifier: DAC1008D750
Please be aware that important notices concerning this document and the product(s)
described herein, have been included in section ‘Legal information’.
17. Contents
1
2
3
4
5
6
6.1
6.2
7
8
9
10
10.1
10.2
10.2.1
10.2.2
10.2.3
10.2.4
10.2.5
10.2.5.1 Single device operation . . . . . . . . . . . . . . . . . 16
10.2.5.2 Multi-device operation . . . . . . . . . . . . . . . . . . 16
10.2.5.3 Master/slave mode . . . . . . . . . . . . . . . . . . . . . 18
10.2.5.4 All slave mode . . . . . . . . . . . . . . . . . . . . . . . . 21
10.2.6
Frame assembly. . . . . . . . . . . . . . . . . . . . . . . 22
10.3
Serial Peripheral Interface (SPI). . . . . . . . . . . 24
10.3.1
Protocol description . . . . . . . . . . . . . . . . . . . . 24
10.3.2
SPI timing description. . . . . . . . . . . . . . . . . . . 25
10.4
Clock input . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
10.5
FIR filters . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27
10.6
Quadrature modulator and Numerically
Controlled Oscillator (NCO) . . . . . . . . . . . . . . 28
10.6.1
NCO in 32-bit . . . . . . . . . . . . . . . . . . . . . . . . . 28
10.6.2
Low-power NCO. . . . . . . . . . . . . . . . . . . . . . . 28
10.6.3
Minus_3dB . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
10.7
x / (sin x). . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
10.8
DAC transfer function . . . . . . . . . . . . . . . . . . . 29
10.9
Full-scale current . . . . . . . . . . . . . . . . . . . . . . 30
10.9.1
Regulation . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
10.9.1.1 External regulation . . . . . . . . . . . . . . . . . . . . . 30
10.9.2
Full-scale current adjustment . . . . . . . . . . . . . 30
10.10
Digital offset correction. . . . . . . . . . . . . . . . . . 31
10.11
Analog output . . . . . . . . . . . . . . . . . . . . . . . . . 32
10.12
Auxiliary DACs . . . . . . . . . . . . . . . . . . . . . . . . 33
10.13
Output configuration . . . . . . . . . . . . . . . . . . . . 34
10.13.1
Basic output configuration . . . . . . . . . . . . . . . 34
General description. . . . . . . . . . . . . . . . . . . . . . 1
Features and benefits . . . . . . . . . . . . . . . . . . . . 1
Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
Ordering information. . . . . . . . . . . . . . . . . . . . . 2
Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Pinning information. . . . . . . . . . . . . . . . . . . . . . 4
Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 4
Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 6
Thermal characteristics . . . . . . . . . . . . . . . . . . 6
Characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . 7
Application information. . . . . . . . . . . . . . . . . . 12
General description . . . . . . . . . . . . . . . . . . . . 12
JESD204A receiver . . . . . . . . . . . . . . . . . . . . 13
Lane input. . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
Sync and word align . . . . . . . . . . . . . . . . . . . . 14
Comma detection and word align. . . . . . . . . . 15
Descrambler . . . . . . . . . . . . . . . . . . . . . . . . . . 16
Inter-lane alignment . . . . . . . . . . . . . . . . . . . . 16
10.13.2
DC interface to an Analog Quadrature
Modulator (AQM) . . . . . . . . . . . . . . . . . . . . . . 35
AC interface to an Analog Quadrature
Modulator (AQM) . . . . . . . . . . . . . . . . . . . . . . 37
Phase correction . . . . . . . . . . . . . . . . . . . . . . 38
Power and grounding. . . . . . . . . . . . . . . . . . . 38
Configuration interface. . . . . . . . . . . . . . . . . . 38
Register description. . . . . . . . . . . . . . . . . . . . 38
Detailed descriptions of registers. . . . . . . . . . 38
10.15.2.1 Page 0 allocation map description. . . . . . . . . 39
10.15.2.2 Page 0 bit definition detailed description . . . . 41
10.15.2.3 Page 1 allocation map description. . . . . . . . . 47
10.15.2.4 Page 1 bit definition detailed description . . . . 48
10.15.2.5 Page 2 allocation map description. . . . . . . . . 52
10.15.2.6 Page 2 bit definition detailed description . . . . 53
10.15.2.7 Page 4 allocation map description. . . . . . . . . 57
10.15.2.8 Page 4 bit definition detailed description . . . . 59
10.15.2.9 Page 5 allocation map description. . . . . . . . . 69
10.15.2.10 Page 5 bit definition detailed description . . . 71
10.15.2.11 Page 6 allocation map description . . . . . . . . 78
10.15.2.12 Page 6 bit definition detailed description . . . 80
10.15.2.13 Page 7 allocation map description . . . . . . . . 84
10.15.2.14 Page 7 bit definition detailed description . . . 86
11
Package outline. . . . . . . . . . . . . . . . . . . . . . . . 90
12
Abbreviations . . . . . . . . . . . . . . . . . . . . . . . . . 91
13
Revision history . . . . . . . . . . . . . . . . . . . . . . . 92
14
Legal information . . . . . . . . . . . . . . . . . . . . . . 93
14.1
Data sheet status. . . . . . . . . . . . . . . . . . . . . . 93
14.2
Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . 93
14.3
Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . 93
14.4
Trademarks . . . . . . . . . . . . . . . . . . . . . . . . . . 94
15
Contact information . . . . . . . . . . . . . . . . . . . . 94
16
Tables. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 95
17
Contents. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 99
10.13.3
10.13.4
10.14
10.15
10.15.1
10.15.2
相關(guān)PDF資料
PDF描述
DAC1208D650HN Dual 12-bit DAC; up to 650 Msps; 2×, 4× or 8× interpolating
DAC1208D650HN Dual 12-bit DAC; up to 650 Msps; 2×, 4× or 8× interpolating
DAC1208D750HN Dual 12-bit DAC; up to 750 Msps; 2×, 4× or 8× interpolating
DAC1208D750HN Dual 12-bit DAC; up to 750 Msps; 2×, 4× or 8× interpolating
DL-5538S-C550-SB 1270 nm ~ 1610 nm DFB LD MODULES 2.5 Gbps CWDM MQW-DFB LD RECEPTACLE
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
DAC1008D750HN/C1,5 功能描述:數(shù)模轉(zhuǎn)換器- DAC DL 10BIT DAC 750MSPS 2X 4X OR 8X INT RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉(zhuǎn)換速率:2 MSPs 分辨率:16 bit 接口類(lèi)型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時(shí)間:1 us 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
DAC1008LCN 制造商:Texas Instruments 功能描述:
DAC1008LCN/A+ 制造商:未知廠(chǎng)家 制造商全稱(chēng):未知廠(chǎng)家 功能描述:10-Bit Digital-to-Analog Converter
DAC100ACQ3 制造商:Analog Devices 功能描述: