參數(shù)資料
型號(hào): CS5533-ASZR
廠商: Cirrus Logic Inc
文件頁數(shù): 25/43頁
文件大小: 0K
描述: IC ADC 16BIT 2CH W/LNA 24-SSOP
標(biāo)準(zhǔn)包裝: 1,000
位數(shù): 16
采樣率(每秒): 3.84k
數(shù)據(jù)接口: 串行
轉(zhuǎn)換器數(shù)目: 1
功率耗散(最大): 45mW
電壓電源: 模擬和數(shù)字,雙 ±
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 24-SSOP(0.209",5.30mm 寬)
供應(yīng)商設(shè)備封裝: 24-SSOP
包裝: 帶卷 (TR)
輸入數(shù)目和類型: 4 個(gè)差分,單極;4 個(gè)差分,雙極
CS5531/32/33/34-AS
DS289F5
31
2.5.4. Performing Calibrations
To perform a calibration, the user must send a com-
mand byte with its MSB = 1, its pointer bits
(CSRP2-CSRP0) set to address the desired Setup to
calibrate, and the appropriate calibration bits (CC2-
CC0) set to choose the type of calibration to be per-
formed. Note that calibration assumes that the
CSRs have been previously initialized because the
information concerning the physical channel, its
filter rate, gain range, and polarity, comes from the
channel-setup register addressed by the pointer bits
in the command byte. Once the CSRs are initial-
ized, a calibration can be performed with one com-
mand byte.
The length of time it takes to do a calibration is
slightly less than the amount of time it takes to do
a single conversion (see Table 1 for single conver-
sion timing). Offset calibration takes 608 clock cy-
cles less than a single conversion when FRS = 0,
and 729 clock cycles less when FRS = 1. Gain cal-
ibration takes 128 clock cycles less than a single
conversion when FRS = 0, and 153 clock cycles
less when FRS = 1.
Once a calibration cycle is complete, SDO falls and
the results are automatically stored in either the
gain or offset register for the physical channel be-
ing calibrated when the OGS bit in the Configura-
tion Register is set to ‘0’. If the OGS bit is set to ‘1’,
the results will be stored in the register specified by
the OG1-OG0 bits of the selected Setup. See the
OGS bit description for more details (Section
2.3.7). SDO will remain low until the next com-
mand word is begun. If additional calibrations are
performed while referencing the same calibration
registers, the last calibration results will replace the
effects from the previous calibration as only one
offset and gain register is available per physical
channel. Only one calibration is performed with
each command byte. To calibrate all the channels,
additional calibration commands are necessary.
2.5.5. Self-calibration
The CS5531/32/33/34 offer both self-offset and
self-gain calibrations. For the self-calibration of
offset, the converters internally tie the inputs of the
1x amplifier together and routes them to the AIN-
pin as shown in Figure 11. For accurate self calibra-
tion of offset to occur, the AIN pins must be at the
proper common-mode voltage as specified in the
Analog Characteristics section. Self-offset calibra-
tion uses the 1x gain amplifier, and is therefore not
valid in the 2x-64x gain ranges. A self-offset calibra-
tion of these gain ranges can be performed by setting
the IS bit in the configuration register to a ‘1’, and
performing a system offset calibration. The IS bit
must be returned to ‘0’ afterwards for normal opera-
tion of the device.
For self calibration of gain, the differential inputs
of the modulator are connected to VREF+ and
VREF- as shown in Figure 12. Self calibration of
gain will not work with (VREF+ - VREF-) > 2.5V.
Self calibration of gain is performed in the
GAIN = 1x mode without regard to the setup regis-
ter’s gain setting. Gain errors in the PGIA gain
steps 2x to 64x are not calibrated as this would re-
quire an accurate low-voltage source other than the
reference voltage. A system calibration of gain
should be performed if accurate gains are to be
achieved on the ranges other than 1x, or when
(VREF+ – VREF-) > 2.5V.
相關(guān)PDF資料
PDF描述
VE-21Z-MV-S CONVERTER MOD DC/DC 2V 60W
MS27473T20B39P CONN PLUG 39POS STRAIGHT W/PINS
VE-B7H-MW-S CONVERTER MOD DC/DC 52V 100W
VE-B74-MW-S CONVERTER MOD DC/DC 48V 100W
AD7575JPZ-REEL IC ADC 8BIT LC2MOS W/HOLD 20PLCC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CS5534 制造商:CIRRUS 制造商全稱:Cirrus Logic 功能描述:16 BIT AND 24 BIT ADCS WITH ULTRA LOW NOISE PGIA
CS5534-AS 功能描述:模數(shù)轉(zhuǎn)換器 - ADC 4-Ch 24-Bit ADCs w/ Ultra Low Noise PGIA RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 結(jié)構(gòu):Sigma-Delta 轉(zhuǎn)換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類型:Differential 信噪比:107 dB 接口類型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VQFN-32
CS5534-ASR 功能描述:模數(shù)轉(zhuǎn)換器 - ADC IC 24-Bit ADCs w/UltraLw Noise PGIA RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 結(jié)構(gòu):Sigma-Delta 轉(zhuǎn)換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類型:Differential 信噪比:107 dB 接口類型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VQFN-32
CS5534-ASZ 功能描述:模數(shù)轉(zhuǎn)換器 - ADC 4-Ch 24-Bit ADCs w/ Ultra Low Noise PGIA RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 結(jié)構(gòu):Sigma-Delta 轉(zhuǎn)換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類型:Differential 信噪比:107 dB 接口類型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VQFN-32
CS5534-ASZR 功能描述:模數(shù)轉(zhuǎn)換器 - ADC IC 24-Bit ADCs w/UltraLw Noise PGIA RoHS:否 制造商:Texas Instruments 通道數(shù)量:2 結(jié)構(gòu):Sigma-Delta 轉(zhuǎn)換速率:125 SPs to 8 KSPs 分辨率:24 bit 輸入類型:Differential 信噪比:107 dB 接口類型:SPI 工作電源電壓:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VQFN-32