參數(shù)資料
型號: ASM5I9351G-32-ET
廠商: ALLIANCE SEMICONDUCTOR CORP
元件分類: 時(shí)鐘及定時(shí)
英文描述: 2.5V or 3.3V, 200 MHz, 9-Output Zero Delay Buffer
中文描述: 9351 SERIES, PLL BASED CLOCK DRIVER, 9 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32
封裝: 1 MM HEIGHT, GREEN, TQFP-32
文件頁數(shù): 7/13頁
文件大?。?/td> 522K
代理商: ASM5I9351G-32-ET
July 2005
rev 0.2
ASM5I9351
2.5V or 3.3V, 200 MHz, 9-Output Zero Delay Buffer
7 of 13
Notice: The information in this document is subject to change without notice.
AC Electrical Specifications
(V
DD
= 3.3V ± 5%, T
A
= -40°C to +85°C)
1
Parameter
f
VCO
Description
Condition
Min
200
Typ
-
Max
500
Unit
MHz
VCO Frequency
÷2 Feedback
100
-
200
÷4 Feedback
50
-
125
÷8 Feedback
Bypass mode
(PLL_EN = 0)
LVPECL
25
-
62.5
f
in
Input Frequency
0
-
200
MHz
f
refDC
V
PP
V
CMR
t
r
, t
f
Input Duty Cycle
25
-
75
%
Peak-Peak Input Voltage
Common Mode Range
2
500
-
1000
mV
LVPECL
1.2
-
V
DD
– 0.9
V
TCLK Input Rise/FallTime
0.8V to 2.0V
-
-
1.0
nS
÷2 Output
100
-
200
÷4 Output
50
-
125
f
MAX
Maximum Output Frequency
÷8 Output
25
-
62.5
MHz
f
MAX
< 100 MHz
47.5
-
52.5
DC
Output Duty Cycle
f
MAX
> 100 MHz
45
-
55
%
t
r
, t
f
Output Rise/Fall times
0.8V to 2.4V
0.1
-
1.0
nS
TCLK to FB_IN, same VDD
–100
-
100
t
(
φ
)
Propagation Delay
(static phase offset)
PCLK to FB_IN, same VDD
–100
-
100
pS
t
sk(O)
t
sk(B)
t
PLZ, HZ
t
PZL, ZH
Output-to-Output Skew
Banks at same voltage
-
-
150
pS
Bank-to-Bank Skew
Banks at different voltages
÷2 Feedback
-
-
350
pS
Output Disable Time
-
-
10
nS
Output Enable Time
-
-
10
nS
-
2.2
-
÷4 Feedback
-
0.85
-
BW
PLL Closed Loop Bandwidth
(–3dB)
÷8 Feedback
-
0.6
-
MHz
Same frequency
-
-
150
t
JIT(CC)
Cycle-to-Cycle Jitter
Multiple frequencies
-
-
250
pS
Same frequency
-
-
100
t
JIT(PER)
Period Jitter
Multiple frequencies
-
-
150
pS
t
JIT(
φ
)
t
LOCK
Note: 1
AC characteristics apply for parallel output termination of 50
to V
TT
. Parameters are guaranteed by characterization and are not 100% tested.
2. V
CMR
(AC) is the crosspoint of the differential input signal. Normal AC operation is obtained when the crosspoint is within the V
CMR
range and the input
swing lies within the V
PP
(AC) specification. Violation of V
CMR
or V
PP
impacts static phase offset t(
φ
).
I/O Phase Jitter
I/O same V
DD
-
175
-
pS
Maximum PLL Lock Time
-
-
1
mS
相關(guān)PDF資料
PDF描述
ASM5I9351G-32-LT 2.5V or 3.3V, 200 MHz, 9-Output Zero Delay Buffer
ASM5I9351 2.5V or 3.3V, 200 MHz, 9-Output Zero Delay Buffer
ASM5I9351-32-ET 2.5V or 3.3V, 200 MHz, 9-Output Zero Delay Buffer
ASM5I9351-32-LT 2.5V or 3.3V, 200 MHz, 9-Output Zero Delay Buffer
ASM5I9352G-32-ET CONNECTOR ACCESSORY
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ASM5I9351G-32-LT 制造商:ALSC 制造商全稱:Alliance Semiconductor Corporation 功能描述:2.5V or 3.3V, 200 MHz, 9-Output Zero Delay Buffer
ASM5I9352 制造商:ALSC 制造商全稱:Alliance Semiconductor Corporation 功能描述:2.5V or 3.3V, 200 MHz, 11 Output Zero Delay Buffer
ASM5I9352-32-ET 制造商:ALSC 制造商全稱:Alliance Semiconductor Corporation 功能描述:2.5V or 3.3V, 200 MHz, 11 Output Zero Delay Buffer
ASM5I9352-32-LT 制造商:ALSC 制造商全稱:Alliance Semiconductor Corporation 功能描述:2.5V or 3.3V, 200 MHz, 11 Output Zero Delay Buffer
ASM5I9352G-32-ET 制造商:ALSC 制造商全稱:Alliance Semiconductor Corporation 功能描述:2.5V or 3.3V, 200 MHz, 11 Output Zero Delay Buffer