參數(shù)資料
型號(hào): ADW71205YSTZ
廠商: Analog Devices Inc
文件頁(yè)數(shù): 8/20頁(yè)
文件大?。?/td> 0K
描述: IC ADC RDC 12BIT W/OSC 44-LQFP
標(biāo)準(zhǔn)包裝: 1
位數(shù): 12
數(shù)據(jù)接口: 串行,并聯(lián)
轉(zhuǎn)換器數(shù)目: 3
功率耗散(最大): 50mW
電壓電源: 單電源
工作溫度: -40°C ~ 125°C
安裝類型: 表面貼裝
封裝/外殼: 44-LQFP
供應(yīng)商設(shè)備封裝: 44-LQFP(10x10)
包裝: 托盤
輸入數(shù)目和類型: 1 個(gè)差分,單極
AD2S1205
Rev. A | Page 16 of 20
INCREMENTAL ENCODER OUTPUTS
The A, B, and NM incremental encoder emulation outputs are
free running and are valid if the resolver format input signals
applied to the converter are valid.
The AD2S1205 emulates a 1024-line encoder, meaning that, in
terms of the converter resolution, one revolution produces 1024 A
and B pulses. Pulse A leads Pulse B for increasing angular rotation
(clockwise direction). The addition of the DIR output negates
the need for external A and B direction decode logic. The DIR
output indicates the direction of the input rotation and is high
for increasing angular rotation. DIR can be considered an asyn-
chronous output that can make multiple changes in state between
two consecutive LSB update cycles. This occurs when the direction
of the rotation of the input changes but the magnitude of the
rotation is less than 1 LSB.
The north marker pulse is generated as the absolute angular
position passes through zero. The north marker pulse width is
set internally for 90° and is defined relative to the A cycle.
Figure 9 details the relationship between A, B, and NM.
06
33
9-
0
09
A
B
NM
Figure 9. A, B, and NM Timing for Clockwise Rotation
Unlike incremental encoders, the AD2S1205 encoder output is
not subject to error specifications such as cycle error, eccentricity,
pulse and state width errors, count density, and phase . The
maximum speed rating (n) of an encoder is calculated from its
maximum switching frequency (fMAX) and its pulses per revo-
lution (PPR).
PPR
f
n
MAX
×
= 60
(9)
The A and B pulses of the AD2S1205 are initiated from the inter-
nal clock frequency, which is exactly half the external CLKIN
frequency. With a nominal CLKIN frequency of 8.192 MHz,
the internal clock frequency is 4.096 MHz. The equivalent
encoder switching frequency is
)
Pulse
1
Updates
4
(
MHz
024
.
1
MHz
096
.
4
/
1
=
×
(10)
For 12 bits, the PPR is 1024. Therefore, the maximum speed (n)
of the AD2S1205 with a CLKIN of 8.192 MHz is
rpm
000
,
60
1024
000
,
024
,
1
60
=
×
=
n
(11)
To achieve the maximum speed of 75,000 rpm, select an
external CLKIN of 10.24 MHz to produce an internal clock
frequency equal to 5.12 MHz.
This compares favorably with encoder specifications, which
state fMAX as 20 kHz (photo diodes) to 125 kHz (laser based),
depending on the type of light system used. A 1024-line laser-
based encoder has a maximum speed of 7300 rpm.
The inclusion of A and B outputs allows an AD2S1205 and
resolver-based solution to replace optical encoders directly
without the need to change or upgrade the user’s existing
application software.
SUPPLY SEQUENCING AND RESET
The AD2S1205 requires an external reset signal to hold the
RESET input low until VDD is within the specified operating
range of 4.5 V to 5.5 V.
The RESET pin must be held low for a minimum of 10 μs after
VDD is within the specified range (shown as tRST in
).
Applying a
RESET signal to the AD2S1205 initializes the output
position to a value of 0x000 (degrees output through the parallel,
serial, and encoder interfaces) and causes LOS to be indicated
(LOT and DOS pins pulled low), as shown in
.
Failure to apply the correct power-up/reset sequence may result
in an incorrect position indication.
After a rising edge on the RESET input, the device must be
allowed at least 20 ms (shown as tTRACK in
) for the
internal circuitry to stabilize and the tracking loop to settle to
the step change of the input position. After tTRACK, a
SAMPLE
pulse must be applied, which in turn releases the LOT and DOT
pins to the state determined by the fault detection circuitry and
provides valid position data at the parallel and serial outputs.
(Note that if position data is acquired via the encoder outputs,
it can be monitored during tTRACK.)
The RESET pin is then internally pulled up.
tRST
0
6339-
01
0
VDD
RESET
4.75V
VALID
OUTPUT
DATA
SAMPLE
LOT
DOS
tTRACK
Figure 10. Power Supply Sequencing and Reset
相關(guān)PDF資料
PDF描述
AD7863BRZ-10 IC ADC 14BIT DUAL 2CHAN 28SOIC
AD9608BCPZ-125 IC ADC DUAL 10BIT 64-LFCSP
MS3102A22-23PW CONN RCPT 8POS BOX MNT W/PINS
MS3102A18-8S CONN RCPT 8POS BOX MNT W/SCKT
UTS6JC104P CONN PLUG CABLE 4X1.6 MALE
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADW71205YSTZ-RL 功能描述:R/D Converter 12 bit Parallel 44-LQFP (10x10) 制造商:analog devices inc. 系列:- 包裝:帶卷(TR) 零件狀態(tài):在售 類型:R/D 轉(zhuǎn)換器 分辨率(位):12 b 采樣率(每秒):- 數(shù)據(jù)接口:并聯(lián) 電壓源:模擬和數(shù)字 電壓 - 電源:5V 工作溫度:-40°C ~ 125°C 安裝類型:表面貼裝 封裝/外殼:44-LQFP 供應(yīng)商器件封裝:44-LQFP(10x10) 標(biāo)準(zhǔn)包裝:1,500
ADW72909405 制造商:LG Corporation 功能描述:Funnel Assembly
ADW72909701 制造商:LG Corporation 功能描述:Funnel Assembly
ADW72909702 制造商:LG Corporation 功能描述:Funnel Assembly
ADW72909703 制造商:LG Corporation 功能描述:FUNNEL ASSEMBLY