參數(shù)資料
型號: AD9644BCPZ-80
廠商: Analog Devices Inc
文件頁數(shù): 19/44頁
文件大小: 0K
描述: IC ADC 14BIT 80MSPS 3V 48LFCSP
標(biāo)準(zhǔn)包裝: 1
位數(shù): 14
采樣率(每秒): 80M
數(shù)據(jù)接口: 串行,SPI?
轉(zhuǎn)換器數(shù)目: 2
功率耗散(最大): 460mW
電壓電源: 模擬和數(shù)字
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 48-VFQFN 裸露焊盤,CSP
供應(yīng)商設(shè)備封裝: 48-LFCSP-VQ(7x7)
包裝: 托盤
輸入數(shù)目和類型: 2 個差分,雙極
AD9644
Data Sheet
Rev. C | Page 26 of 44
Table 10. AD9644 JESD204A Typical Configurations
AD9644 Configuration
JESK204A Link A Settings
JESD204A Link B Settings
Comments
M = 1; L = 1; S = 1; F = 2
Maximum sample rate = 80 MSPS or 155 MSPS
Two Converters
N’ = 16; CF = 0
Two JESD204A Links
CS = 0, 1, 2; K = N/A
One Lane Per Link
SCR = 0, 1; HD = 0
M = 2; L = 2; S = 1; F = 2
Disabled
Maximum sample rate = 80 MSPS or 155 MSPS
Two Converters
N’ = 16
Required for applications needing two aligned
samples (I/Q applications)
One JESD204A Link
CF = 0; CS = 0, 1, 2
Two Lanes Per Link
K = 16; SCR = 0, 1;
HD = 0
M = 2; L = 1; S = 1; F = 4
Disabled
Maximum sample rate = 80 MSPS
Two Converters
N’ = 16
One JESD204A Link
CF = 0; CS = 0, 1, 2
One Lane Per Link
K = 8; SCR = 0, 1; HD = 0
09180-
201
DATA
FROM
ADC
FRAME
ASSEMBLER
(ADD TAIL BITS)
OPTIONAL
SCRAMBLER
1 + x14 + x15
8B/10B
ENCODER
TO
RECEIVER
Figure 63. AD9644 ADC Output Data Path
09180-
200
WORD 0[13:6]
SYMBOL 0[9:0]
WORD 0[5:0],TAIL BITS[1:0]
SYMBOL 1[9:0]
WORD 1[13:6]
SYMBOL 2[9:0]
WORD 1[5:0], TAIL BITS[1:0]
SYMBOL 3[9:0]
TIME
FRAME 0
FRAME 1
Figure 64. AD9644 14-Bit Data Transmission with Tail Bits
09180-
202
8B/10B
DECODER
OPTIONAL
DESCRAMBLER
1 + x14 + x15
FRAME
ALIGNMENT
DATA
OUT
FROM
TRANSMITTER
Figure 65. Required Receiver Data Path
Initial Frame Synchronization
The serial interface must synchronize to the frame boundaries
before data can be properly decoded. The JESD204A standard
has a synchronization routine to identify the frame boundary.
When the DSYNC pin is taken low for at least two clock cycles,
the AD9644 enters the code group synchronization mode. The
AD9644 transmits the K28.5 comma symbol until the receiver
achieves synchronization. The receiver should then deassert the
sync signal (take DSYNC high) and the AD9644 begins the
initial lane alignment sequence (when enabled through Bits[3:2]
of Address 0x60) and subsequently begins transmitting sample
data. The first non-K28.5 symbol corresponds to the first octet
in a frame.
The DSYNC input can be driven either from a differential
LVDS source or by using a single-ended CMOS driver circuit.
The DSYNC input default to LVDS mode but can be set to
CMOS mode by setting Bit 4 in SPI Address 0x61. If it is driven
differentially from an LVDS source, then an external 100
termination resistor should be provided. If the DSYNC input is
driven single-ended then the CMOS signal should be connected
to the DSYNC+ signal and the DSYNC signal should be left
disconnected.
相關(guān)PDF資料
PDF描述
AD9648BCPZRL7-125 IC ADC 14BIT 125MSPS 64LFCSP
AD9649BCPZRL7-80 IC ADC 14BIT 80MSPS 32LFCSP
AD9653BCPZRL7-125 IC ADC 16BIT 125MSPS SRL 48LFCSP
AD9707BCPZRL7 IC DAC TX 14BIT 175MSPS 32-LFCSP
AD9709ASTZRL IC DAC 8BIT DUAL 125MSPS 48LQFP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9644BCPZRL7-155 功能描述:模數(shù)轉(zhuǎn)換器 - ADC 14 Bit 155 Msps Dual 1.8V ADC RoHS:否 制造商:Analog Devices 通道數(shù)量: 結(jié)構(gòu): 轉(zhuǎn)換速率: 分辨率: 輸入類型: 信噪比: 接口類型: 工作電源電壓: 最大工作溫度: 安裝風(fēng)格: 封裝 / 箱體:
AD9644BCPZRL7-80 功能描述:IC ADC 14BIT 80MSPS 3V 48LFCSP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 位數(shù):14 采樣率(每秒):83k 數(shù)據(jù)接口:串行,并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應(yīng)商設(shè)備封裝:28-PDIP 包裝:管件 輸入數(shù)目和類型:1 個單端,雙極
AD9644CCPZ-80 功能描述:IC ADC 14BIT 80MSPS 3V 48LFCSP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 位數(shù):14 采樣率(每秒):83k 數(shù)據(jù)接口:串行,并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應(yīng)商設(shè)備封裝:28-PDIP 包裝:管件 輸入數(shù)目和類型:1 個單端,雙極
AD9644CCPZRL7-80 功能描述:IC ADC 14BIT 80MSPS 3V 48LFCSP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 位數(shù):14 采樣率(每秒):83k 數(shù)據(jù)接口:串行,并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應(yīng)商設(shè)備封裝:28-PDIP 包裝:管件 輸入數(shù)目和類型:1 個單端,雙極
AD9645 制造商:AD 制造商全稱:Analog Devices 功能描述:Dual, 14-Bit, 80 MSPS/125 MSPS, Serial LVDS