參數(shù)資料
型號(hào): AD9269BCPZ-20
廠商: Analog Devices Inc
文件頁(yè)數(shù): 11/40頁(yè)
文件大?。?/td> 0K
描述: IC ADC 16BIT SER 2CH 64LFCSP
特色產(chǎn)品: AD9269/65 Low-Power, High-Speed 16-Bit, 1.8V ADCs
標(biāo)準(zhǔn)包裝: 1
位數(shù): 16
采樣率(每秒): 20M
數(shù)據(jù)接口: 串行,SPI?
轉(zhuǎn)換器數(shù)目: 2
功率耗散(最大): 102mW
電壓電源: 模擬和數(shù)字
工作溫度: -40°C ~ 85°C
安裝類(lèi)型: 表面貼裝
封裝/外殼: 64-VFQFN 裸露焊盤(pán),CSP
供應(yīng)商設(shè)備封裝: 64-LFCSP-VQ(9x9)
包裝: 托盤(pán)
輸入數(shù)目和類(lèi)型: 4 個(gè)單端,單極;4 個(gè)單端,雙極;2 個(gè)差分,單極;2 個(gè)差分,雙極
AD9269
Rev. 0 | Page 19 of 40
THEORY OF OPERATION
The AD9269 dual-channel ADC design can be used for diversity
reception of signals, where the ADCs are operating identically on
the same carrier but from two separate antennae. The ADCs can
also be operated with independent analog inputs. The user can
sample any fS/2 frequency segment from dc to 200 MHz, using
appropriate low-pass or band-pass filtering at the ADC inputs
with little loss in ADC performance. Operation to 300 MHz
analog input is permitted, but it occurs at the expense of
increased ADC noise and distortion.
In nondiversity applications, the AD9269 can be used as a base-
band or direct downconversion receiver, in which one ADC is
used for I input data and the other is used for Q input data.
The AD9269 incorporates an optional, integrated dc correction
and quadrature error correction block (QEC) that can correct
for dc offset, gain, and phase mismatch between the two channels.
This functional block can be very beneficial to complex signal
processing applications such as direct conversion receivers.
Synchronization capability is provided to allow synchronized
timing between multiple channels or multiple devices.
Programming and control of the AD9269 are accomplished
using a 3-wire SPI-compatible serial interface.
ADC ARCHITECTURE
The AD9269 architecture consists of a multistage, pipelined ADC.
Each stage provides sufficient overlap to correct for flash errors in
the preceding stage. The quantized outputs from each stage are
combined into a final 16-bit result in the digital correction logic.
The pipelined architecture permits the first stage to operate with a
new input sample while the remaining stages operate with pre-
ceding samples. Sampling occurs on the rising edge of the clock.
Each stage of the pipeline, excluding the last, consists of a low
resolution flash ADC connected to a switched-capacitor DAC
and an interstage residue amplifier (for example, a multiplying
digital-to-analog converter (MDAC)). The residue amplifier
magnifies the difference between the reconstructed DAC output
and the flash input for the next stage in the pipeline. One bit of
redundancy is used in each stage to facilitate digital correction
of flash errors. The last stage consists of a flash ADC.
The output staging block aligns the data, corrects errors, and
passes the data to the CMOS output buffers. The output buffers
are powered from a separate (DRVDD) supply, allowing adjust-
ment of the output voltage swing. During power-down, the output
buffers go into a high impedance state.
ANALOG INPUT CONSIDERATIONS
The analog input to the AD9269 is a differential switched-
capacitor circuit designed for processing differential input signals.
This circuit can support a wide common-mode range while main-
taining excellent performance. By using an input common-mode
voltage of midsupply, users can minimize signal-dependent errors
and achieve optimum performance.
The clock signal alternately switches the input circuit between
sample mode and hold mode (see Figure 38). When the input
circuit is switched to sample mode, the signal source must be
capable of charging the sample capacitors and settling within
one-half of a clock cycle.
A small resistor in series with each input can help reduce the
peak transient current injected from the output stage of the
driving source. In addition, low Q inductors or ferrite beads can
be placed on each leg of the input to reduce high differential
capacitance at the analog inputs and, therefore, achieve the
maximum bandwidth of the ADC. Such use of low Q inductors
or ferrite beads is required when driving the converter front end
at high IF frequencies. Either a shunt capacitor or two single-ended
capacitors can be placed on the inputs to provide a matching
passive network. This ultimately creates a low-pass filter at the
input to limit unwanted broadband noise. Refer to the AN-742
Application Note, Frequency Domain Response of Switched-
Capacitor ADCs; the AN-827 Application Note, A Resonant
Approach to Interfacing Amplifiers to Switched-Capacitor
ADCs (see www.analog.com); and the Analog Dialogue article,
(Volume 39, April 2005) for more information. In general, the
precise values depend on the application.
SS
H
CPAR
CSAMPLE
CPAR
VIN–x
H
SS
H
VIN+x
H
08
53
8-
0
06
Figure 38. Switched-Capacitor Input Circuit
相關(guān)PDF資料
PDF描述
VE-21H-MX CONVERTER MOD DC/DC 52V 75W
VE-21F-MX CONVERTER MOD DC/DC 72V 75W
LTC2253IUH#PBF IC ADC 12-BIT 125MSPS 3V 32-QFN
MAX483CSA+ IC TXRX RS485/RS422 8-SOIC
VE-21D-MX CONVERTER MOD DC/DC 85V 75W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9269BCPZ-40 功能描述:模數(shù)轉(zhuǎn)換器 - ADC 16 Bit 40 Msps low pwr dual ADC RoHS:否 制造商:Analog Devices 通道數(shù)量: 結(jié)構(gòu): 轉(zhuǎn)換速率: 分辨率: 輸入類(lèi)型: 信噪比: 接口類(lèi)型: 工作電源電壓: 最大工作溫度: 安裝風(fēng)格: 封裝 / 箱體:
AD9269BCPZ-65 功能描述:模數(shù)轉(zhuǎn)換器 - ADC 16 Bit 65 Msps low pwr dual ADC RoHS:否 制造商:Analog Devices 通道數(shù)量: 結(jié)構(gòu): 轉(zhuǎn)換速率: 分辨率: 輸入類(lèi)型: 信噪比: 接口類(lèi)型: 工作電源電壓: 最大工作溫度: 安裝風(fēng)格: 封裝 / 箱體:
AD9269BCPZ-80 制造商:Analog Devices 功能描述:ADC Dual Pipelined 80Msps 16-bit Parallel/Serial (3-Wire, SPI) 64-Pin LFCSP EP 制造商:Analog Devices 功能描述:16 BIT 80 MSPS LOW PWR DUAL ADC - Trays 制造商:Analog Devices 功能描述:ADC Dual Pipelined 80MSPS 16-Bit Parallel/Serial (3-Wire, SPI) 64-Pin LFCSP EP Tray 制造商:Analog Devices 功能描述:IC ADC 16BIT 80MSPS SPI LFCSP-64 制造商:Analog Devices Inc. 功能描述:Analog to Digital Converters - ADC 16 Bit 80 Msps low pwr dual ADC 制造商:Analog Devices 功能描述:IC, ADC, 16BIT, 80MSPS, SPI, LFCSP-64; Resolution (Bits):16bit; Sampling Rate:80MSPS; Supply Voltage Type:Single; Supply Voltage Min:1.7V; Supply Voltage Max:1.9V; Supply Current:113mA; Digital IC Case Style:CSP; No. of Pins:64 ;RoHS Compliant: Yes 制造商:Analog Devices 功能描述:CONVERTER - ADC
AD9269BCPZRL7-20 功能描述:IC ADC 16BIT 20MSPS DL 64LFCSP RoHS:是 類(lèi)別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 位數(shù):14 采樣率(每秒):83k 數(shù)據(jù)接口:串行,并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類(lèi)型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應(yīng)商設(shè)備封裝:28-PDIP 包裝:管件 輸入數(shù)目和類(lèi)型:1 個(gè)單端,雙極
AD9269BCPZRL7-40 功能描述:模數(shù)轉(zhuǎn)換器 - ADC 16 Bit 40 Msps low pwr dual ADC RoHS:否 制造商:Analog Devices 通道數(shù)量: 結(jié)構(gòu): 轉(zhuǎn)換速率: 分辨率: 輸入類(lèi)型: 信噪比: 接口類(lèi)型: 工作電源電壓: 最大工作溫度: 安裝風(fēng)格: 封裝 / 箱體: