參數(shù)資料
型號(hào): AD9202
廠商: Analog Devices, Inc.
英文描述: Complete 10-Bit, 32 MSPS, 90 mW CMOS A/D Converter(32MSPS,10位A/D轉(zhuǎn)換器)
中文描述: 完整的10位,32 MSPS的90毫瓦的CMOS A / D轉(zhuǎn)換(32MSPS,10位的A / D轉(zhuǎn)換器)
文件頁數(shù): 7/24頁
文件大?。?/td> 369K
代理商: AD9202
AD9202
–7–
REV. B
DEFINITIONS OF SPECIFICATIONS
Integral Nonlinearity (INL)
Integral nonlinearity refers to the deviation of each individual
code from a line drawn from “zero” through “full scale.” The
point used as “zero” occurs 1/2 LSB before the first code transi-
tion. “Full scale” is defined as a level 1 1/2 LSB beyond the last
code transition. The deviation is measured from the center of
each particular code to the true straight line.
Differential Nonlinearity (DNL, No Missing Codes)
An ideal ADC exhibits code transitions that are exactly 1 LSB
apart. DNL is the deviation from this ideal value. It is often
specified in terms of the resolution for which no missing codes
(NMC) are guaranteed.
1.0
–1.0
0
768
256
512
0.5
CODE OFFSET
–0.5
640
128
384
D
896
1024
0
Figure 3. Typical DNL
1.0
–1.0
0
768
256
512
0.5
CODE OFFSET
–0.5
640
128
384
I
896
1024
0
Figure 4. Typical INL
Offset Error
The first transition should occur at a level 1/2 LSB above “zero.”
Offset is defined as the deviation of the actual first code transi-
tion from that point.
Gain Error
The first code transition should occur for an analog value 1/2 LSB
above nominal negative full scale. The last transition should
occur for an analog value 1 1/2 LSB below the nominal positive
full scale. Gain error is the deviation of the actual difference
between first and last code transitions and the ideal difference
between the first and last code transitions.
Pipeline Delay (Latency)
The number of clock cycles between conversion initiation and
the associated output data being made available. New output
data is provided every rising edge.
INPUT FREQUENCY – Hz
60
1.0E+05
S
55
50
45
40
35
30
25
20
1.0E+06
1.0E+07
1.0E+08
–0.5dB
–6dB
–20dB
Figure 5. SNR vs. Input Frequency
INPUT FREQUENCY – Hz
60
1.0E+05
S
55
50
45
40
35
30
25
20
1.0E+06
1.0E+07
1.0E+08
–0.5dB
–6dB
–20dB
Figure 6. SINAD vs. Input Frequency
(AVDD = +3 V, DRVDD = +3 V, F
S
= 32 MHz (50% Duty Cycle), MODE = AVDD, 2 V Input
Span from 0.5 V to 2.5 V, External Reference, unless otherwise noted)
Typical Characterization Curves
相關(guān)PDF資料
PDF描述
AD9219BCPZ-65 Quad, 10-Bit, 40/65 MSPS Serial LVDS 1.8 V A/D Converter
AD9219 Quad, 10-Bit, 40/65 MSPS Serial LVDS 1.8 V A/D Converter
AD9219-65EB Quad, 10-Bit, 40/65 MSPS Serial LVDS 1.8 V A/D Converter
AD9219BCPZRL-65 Quad, 10-Bit, 40/65 MSPS Serial LVDS 1.8 V A/D Converter
AD9219BCPZRL-40 Quad, 10-Bit, 40/65 MSPS Serial LVDS 1.8 V A/D Converter
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9202JRS 制造商:Analog Devices 功能描述:
AD9202JRSRL 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Analog-to-Digital Converter, 10-Bit
AD9203 制造商:AD 制造商全稱:Analog Devices 功能描述:10-Bit, 40 MSPS, 3 V, 74 mW A/D Converter
AD9203ARU 功能描述:IC ADC 10BIT 40MSPS 3V 28-TSSOP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):16 采樣率(每秒):45k 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:2 功率耗散(最大):315mW 電壓電源:模擬和數(shù)字 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:28-SOIC W 包裝:帶卷 (TR) 輸入數(shù)目和類型:2 個(gè)單端,單極
AD9203ARURL7 功能描述:IC ADC 10BIT 40MSPS 3V 28-TSSOP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):16 采樣率(每秒):45k 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:2 功率耗散(最大):315mW 電壓電源:模擬和數(shù)字 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:28-SOIC W 包裝:帶卷 (TR) 輸入數(shù)目和類型:2 個(gè)單端,單極