參數(shù)資料
型號: AD9146BCPZ
廠商: Analog Devices Inc
文件頁數(shù): 25/56頁
文件大?。?/td> 0K
描述: IC DAC 16BIT SRL DUAL 48LFCSP
標(biāo)準(zhǔn)包裝: 1
系列: TxDAC+®
設(shè)置時(shí)間: 20ns
位數(shù): 16
數(shù)據(jù)接口: 串行
轉(zhuǎn)換器數(shù)目: 2
電壓電源: 模擬和數(shù)字
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 48-WFQFN 裸露焊盤,CSP
供應(yīng)商設(shè)備封裝: 48-LFCSP-WQ(7x7)
包裝: 托盤
輸出數(shù)目和類型: 2 電流,單極
采樣率(每秒): 1.23G
Data Sheet
AD9146
Rev. A | Page 31 of 56
INTERFACE TIMING
The timing diagram for the digital interface port is shown in
Figure 37. When Register 0x16, Bits[2:0] are set to 000, the
sampling point of the data bus nominally occurs 165 ps after
each edge of the DCI signal and has an uncertainty of ±285 ps,
as illustrated by the data valid window shown in Figure 37. The
data and FRAME signals must be valid throughout this window.
The data and FRAME signals may change at any time between
data valid windows.
The setup (tS) and hold (tH) times, with respect to the edges,
are shown in Figure 37. The minimum setup and hold times
are shown in Table 14.
096
91
-042
DCI
DATA
tH
tS
DVW OR
KOW
NOTES
1. DVW = DATA VALID WINDOW. KOW = KEEP OUT WINDOW.
Figure 37. Timing Diagram for Input Data Port
Table 14. Data to DCI Setup and Hold Times
DCI Delay
Register 0x16,
Bits[1:0]
Minimum Setup
Time, tS (ns)
Minimum Hold
Time, tH (ns)
Sampling
Interval (ns)
00
0.12
0.45
0.57
01
0.01
0.74
0.73
10
0.2
1.03
0.83
11
0.28
1.16
0.88
Bypass DCI Delay Mode
An additional option for the timing of the data, DCI, and
FRAME signals requires the DCI to be delayed by 90° ahead
of the data and FRAME signals. In bypass DCI delay mode, the
DCI signal is placed in the optimal data valid window outside
the part, and the delay circuitry inside the part is bypassed. This
mode provides a smaller sampling window that allows for a wider
range of placement area for correct sampling edges. The bypass
DCI delay mode is enabled by setting Bit 2 in Register 0x16 to 1.
The sampling point of the data bus nominally occurs 90 ps before
each edge of the DCI signal and has an uncertainty of ±180 ps,
as illustrated by the sampling interval shown in Figure 38. The
resulting setup and hold times for this mode are as follows:
Minimum setup time (tS): 0.27 ns
Minimum hold time (tH): 0.09 ns
Sampling interval: 0.36 ns
Figure 38 shows the timing for the bypass DCI delay mode.
DCI
DATA
tH
tS
DVW OR
KOW
0
96
91-
099
NOTES
1. DVW = DATA VALID WINDOW. KOW = KEEP OUT WINDOW.
Figure 38. Timing Diagram for Input Data Port (Bypass DCI Delay Mode)
The data interface timing can be verified using the sample error
detection (SED) circuitry. See the Interface Timing Validation
section for more information.
相關(guān)PDF資料
PDF描述
GTC02R-36-5P CONN RCPT 4POS BOX MNT W/PINS
VE-2TY-MX-F2 CONVERTER MOD DC/DC 3.3V 49.5W
MS27508E24B4PC CONN RCPT 56POS BOX MNT W/PINS
VE-2TY-MW-F2 CONVERTER MOD DC/DC 3.3V 66W
MS27508E24B4PB CONN RCPT 56POS BOX MNT W/PINS
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9146BCPZRL 功能描述:IC DAC 16BIT SRL DUAL 48LFCSP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:TxDAC+® 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1,000 系列:- 設(shè)置時(shí)間:1µs 位數(shù):8 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:8 電壓電源:雙 ± 功率耗散(最大):941mW 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:24-SOIC W 包裝:帶卷 (TR) 輸出數(shù)目和類型:8 電壓,單極 采樣率(每秒):*
AD9146-EBZ 制造商:Analog Devices 功能描述:16 BIT DUAL SIGNAL PROC DAC EB - Boxed Product (Development Kits)
AD9146-M5375-EBZ 功能描述:BOARD EVAL FOR AD9146 DAC RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估板 - 數(shù)模轉(zhuǎn)換器 (DAC) 系列:TxDAC+® 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- DAC 的數(shù)量:4 位數(shù):12 采樣率(每秒):- 數(shù)據(jù)接口:串行,SPI? 設(shè)置時(shí)間:3µs DAC 型:電流/電壓 工作溫度:-40°C ~ 85°C 已供物品:板 已用 IC / 零件:MAX5581
AD9148 制造商:AD 制造商全稱:Analog Devices 功能描述:Quad 16-Bit,1 GSPS, TxDAC+ Digital-to-Analog Converter
AD9148ARUZ 制造商:Analog Devices 功能描述:- Rail/Tube