參數(shù)資料
型號: AD7716BPZ
廠商: Analog Devices Inc
文件頁數(shù): 7/16頁
文件大小: 0K
描述: IC ADC 22BIT SIGMA-DELTA 44-PLCC
標(biāo)準(zhǔn)包裝: 1
位數(shù): 22
采樣率(每秒): 2.23k
數(shù)據(jù)接口: 串行
轉(zhuǎn)換器數(shù)目: 4
功率耗散(最大): 50mW
電壓電源: 模擬和數(shù)字,雙 ±
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 44-LCC(J 形引線)
供應(yīng)商設(shè)備封裝: 44-PLCC(16.59x16.59)
包裝: 管件
輸入數(shù)目和類型: 4 個(gè)單端,雙極
產(chǎn)品目錄頁面: 778 (CN2011-ZH PDF)
REV. A
–15–
AD7716
The optimum setup for reading all four channels of the AD7716
into the DSP56001 is six 24-bit reads. This will provide 144 clock
edges to shift out the 128 bits of data in the AD7716 output shift
register. The first clock applied to the AD7716 will clock out
DB21 of A
IN1.
DRDY
from the AD7716 can be used as an
interrupt input to the DSP56001 to control the data transfer.
Either IRQA or IRQB of the DSP56001 can be used to detect the
interrupt.
DSP56001
+5V
AD7716
CASCOUT
CASCIN
RESET
CONTROL
SC2
SC1
SCK
SC0
STD
SRD
IRQ
MODE
TFS
RFS
SCLK
SDATA
DRDY
Figure 10. DSP56001 Interface
TMS320C25 Interface
Figure 11 shows the AD7716 interfaced to the TMS320C25
DSP using the master mode interface. For initial programming
of the AD7716 control register, the external gated clock is re-
quired. FSX going low enables this. When the two 8-bit bytes
have been sent to the AD7716, the FSX should go permanently
high. The external gated clock will now be disabled and the
AD7716 will take control of the SDATA line. It will begin
transmitting data as soon as it becomes available. It also pro-
vides the clock and frame synchronization signals required by
the DSP.
Reset for the AD7716 is provided by one of the DSP flag
outputs.
FLAG
OUTPUT
FSR
DR
DT
FSX
CLKR
CLKX
MODE
RFS
RESET
CASCIN
AD7716
CASCOUT
TMS320C25
GATED
CLOCK
EN
RESET CONTROL
SDATA
TFS
SCLK
Figure 11. TMS320C25 to AD7716 Interface
When the AD7716 is programmed for the maximum cutoff fre-
quency of 584 Hz, the output data rate is 2.25 kHz. This
means that there is 440
s available to read the data and do the
necessary number crunching before the next sample must be
read. Assuming that the ADSP-2101 is running from a master
clock of 12.5 MHz means that the maximum SCLK available is
6.25 MHz (1/2 the master clock frequency). It will then take 40
s to transfer the 256 bits of data from the ADC to the DSP.
This leaves 400
s for number crunching in the DSP. If the
programmed cutoff frequency is lower then this allows even
more time to the DSP.
MC68HC11 Interface
The MC68HC11 microcomputer can be interfaced to the
AD7716 using the slave mode interface. Figure 9 shows a typi-
cal setup. The MODE pin on the AD7716 is tied high for slave
mode operation. The SPI port of the MC68HC11 is used. The
microcomputer is in its single chip mode.
DRDY
from the
AD7716 is connected to the IRQ input of the MC68HC11.
MISO and MOSI on the MC68HC11 should be configured for
wired-or operation. Depending on the interface configuration,
it may be necessary to provide bidirectional buffers between
these lines.
PC0
PC1
PC2
PC3
SCK
MISO
MOSI
SS
MC68HC11
MODE
RFS
TFS
DRDY
RESET
SCLK
SDATA
AD7716
+5V
CASCOUT
CASCIN
PC0
PC1
IRQ
PC2
SCK
MISO
MOSI
SS
MC68HC11
MODE
RFS
TFS
DRDY
RESET
SCLK
SDATA
AD7716
+5V
CASCOUT
CASCIN
Figure 9. MC68HC11 to AD7716 Interface
The MC68HC11 is configured in the master mode with its
CPOL bit set to a logic zero and its CPHA bit set to a logic one.
With an 8 MHz CLKIN input on the AD7716, the device will
operate with all four serial clock rates of the MC68HC11.
Sixteen, 8-bit read operations are necessary to read the 128 bits
from the AD7716 output register. An extra read is necessary to
reset the output register. This means a total of 17 read opera-
tions are needed from the MC68HC11.
DSP56001 Interface
Figure 10 shows an interface to the DSP56001 digital signal
processor. The AD7716 is set up for the slave interface mode.
The DSP56001 is set up for asynchronous operation with gated
clock and normal framing. Data must be written to the
AD7716 control register in two 8-bit bytes. The first byte is
written to the DSP56001 SSI transmit data register (TX) and
this is automatically transferred to the transmit shift register
when the frame sync occurs. Data is shifted out to the STD pin
by the internal bit clock (SCK) when the associated frame sync
output is asserted.
相關(guān)PDF資料
PDF描述
VI-B1K-MW CONVERTER MOD DC/DC 40V 100W
MAX1481CUB+ IC TXRX RS485/RS422 10-UMAX
LTC2248IUH#PBF IC ADC 14BIT 65MSPS SAMPL 32-QFN
VE-B1K-MX-F4 CONVERTER MOD DC/DC 40V 75W
MAX1485CUB+ IC TXRX RS485/RS422 10-UMAX
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7716BS 制造商:Analog Devices 功能描述:ADC Single Delta-Sigma 570ksps 22-bit Serial 44-Pin MQFP 制造商:Analog Devices 功能描述:IC SIGMA DELTA ADC
AD7716BSZ 功能描述:IC ADC 22BIT SIGMA-DELTA 44-MQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 位數(shù):14 采樣率(每秒):83k 數(shù)據(jù)接口:串行,并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應(yīng)商設(shè)備封裝:28-PDIP 包裝:管件 輸入數(shù)目和類型:1 個(gè)單端,雙極
AD7716-DF 功能描述:IC ADC 22BIT SIGMA-DELTA 制造商:analog devices inc. 系列:- 零件狀態(tài):上次購買時(shí)間 標(biāo)準(zhǔn)包裝:1
AD7718 制造商:AD 制造商全稱:Analog Devices 功能描述:8-/10-Channel, Low Voltage, Low Power, ADCs
AD7718BR 功能描述:IC ADC 24BIT R-R 8/10CH 28-SOIC RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 位數(shù):12 采樣率(每秒):3M 數(shù)據(jù)接口:- 轉(zhuǎn)換器數(shù)目:- 功率耗散(最大):- 電壓電源:- 工作溫度:- 安裝類型:表面貼裝 封裝/外殼:SOT-23-6 供應(yīng)商設(shè)備封裝:SOT-23-6 包裝:帶卷 (TR) 輸入數(shù)目和類型:-