參數(shù)資料
型號: AD7468BRTZ-REEL7
廠商: Analog Devices Inc
文件頁數(shù): 18/29頁
文件大?。?/td> 0K
描述: IC ADC 8BIT 1.6V LP SOT23-6
標(biāo)準(zhǔn)包裝: 1
位數(shù): 8
采樣率(每秒): 200k
數(shù)據(jù)接口: DSP,MICROWIRE?,QSPI?,串行,SPI?
轉(zhuǎn)換器數(shù)目: 1
功率耗散(最大): 900µW
電壓電源: 單電源
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: SOT-23-6
供應(yīng)商設(shè)備封裝: SOT-23-6
包裝: 標(biāo)準(zhǔn)包裝
輸入數(shù)目和類型: 1 個單端,單極
產(chǎn)品目錄頁面: 777 (CN2011-ZH PDF)
其它名稱: AD7468BRTZREEL7DKR
AD7466/AD7467/AD7468
Rev. C | Page 24 of 28
The connection diagram in Figure 33 shows how the ADSP-218x
has the TFS and RFS of the SPORT tied together, with TFS set
as an output and RFS set as an input. The DSP operates in
alternate framing mode, and the SPORT control register is set
up as described. The frame synchronization signal generated on
the TFS is tied to CS, and as with all signal processing applica-
tions, equidistant sampling is necessary. However, in this example,
the timer interrupt is used to control the sampling rate of the
ADC and, under certain conditions, equidistant sampling might
not be achieved.
The timer registers, for example, are loaded with a value that
provides an interrupt at the required sample interval. When an
interrupt is received, a value is transmitted with TFS/DT (ADC
control word). The TFS is used to control the RFS and, there-
fore, the reading of data. The frequency of the serial clock is set
in the SCLKDIV register. When the instruction to transmit with
TFS is given (that is, AX0 = TX0), the state of the SCLK is
checked. The DSP waits until the SCLK goes high, low, and high
again before transmission starts. If the timer and SCLK values
are chosen such that the instruction to transmit occurs on or
near the rising edge of SCLK, the data can be transmitted, or it
can wait until the next clock edge.
For example, the ADSP-2181 has a master clock frequency of
16 MHz. If the SCLKDIV register is loaded with the value 3, an
SCLK of 2 MHz is obtained, and eight master clock periods
elapse for every SCLK period. If the timer registers are loaded
with the value 803, 100.5 SCLKs occur between interrupts and,
subsequently, between transmit instructions. This situation
results in nonequidistant sampling as the transmit instruction is
occurring on an SCLK edge. If the number of SCLKs between
interrupts is a whole integer figure of N, equidistant sampling is
implemented by the DSP.
AD7466/
AD7467/
AD74681
SCLK
1ADDITIONAL PINS OMITTED FOR CLARITY.
SDATA
ADSP-218x1
SCLK
DR
RFS
TFS
02643-034
CS
Figure 33. Interfacing to the ADSP-218x
AD7466/AD7467/AD7468 to DSP563xx Interface
The connection diagram in Figure 34 shows how the AD7466/
AD7467/AD7468 can be connected to the synchronous serial
interface (SSI) of the DSP563xx family of DSPs from Motorola.
The SSI is operated in synchronous mode and normal mode
(SYN = 1 and MOD = 0 in Control Register B, CRB) with an
internally generated word frame sync for both Tx and Rx
(Bit FSL1 = 0 and Bit FSL0 = 0 in the CRB register). Set the
word length in Control Register A (CRA) to 16 by setting Bits
WL2 = 0, WL1 = 1, and WL0 = 0 for the AD7466. The word
length for the AD7468 can be set to 12 bits (WL2 = 0, WL1 = 0,
and WL0 = 1). This DSP does not offer the option for a 14-bit
word length, so the AD7467 word length is set up to 16 bits like
the AD7466 word length. In this case, the user should keep in
mind that the last two bits are invalid data because the SDATA
goes back into three-state on the 14th SCLK falling edge.
The frame sync polarity bit (FSP) in the CRB register can be set
to 1, which means the frame goes low and a conversion starts.
Likewise, by means of Bits SCD2, SCKD, and SHFD in the CRB
register, it is established that Pin SC2 (the frame sync signal)
and Pin SCK in the serial port are configured as outputs, and
the most significant bit (MSB) is shifted first. To summarize,
MOD = 0
SYN = 1
WL2, WL1, WL0 depend on the word length
FSL1 = 0, FSL0 = 0
FSP = 1, negative frame sync
SCD2 = 1
SCKD = 1
SHFD = 0
For signal processing applications, it is imperative that the
frame synchronization signal from the DSP563xx provides
equidistant sampling.
AD7466/
AD7467/
AD74681
1ADDITIONAL PINS OMITTED FOR CLARITY.
DSP563xx1
SDATA
SRD
SCLK
SCK
SC2
02643-035
CS
Figure 34. Interfacing to the DSP563xx
相關(guān)PDF資料
PDF描述
VI-20L-MY-B1 CONVERTER MOD DC/DC 28V 50W
LT1011CS8 IC VOLTAGE COMPARATOR 5V 8-SOIC
VI-272-MY-B1 CONVERTER MOD DC/DC 15V 50W
VE-2TR-IX-B1 CONVERTER MOD DC/DC 7.5V 75W
LT6700CS6-2#TRPBF IC COMP DUAL 400MV REF TSOT23-6
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD746A 制造商:AD 制造商全稱:Analog Devices 功能描述:Dual Precision, 500 ns Settling, BiFET Op Amp
AD746AH 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Voltage-Feedback Operational Amplifier
AD746AQ 功能描述:IC OPAMP BIFET 13MHZ DUAL 8CDIP RoHS:否 類別:集成電路 (IC) >> Linear - Amplifiers - Instrumentation 系列:- 標(biāo)準(zhǔn)包裝:50 系列:- 放大器類型:J-FET 電路數(shù):2 輸出類型:- 轉(zhuǎn)換速率:3.5 V/µs 增益帶寬積:1MHz -3db帶寬:- 電流 - 輸入偏壓:30pA 電壓 - 輸入偏移:2000µV 電流 - 電源:200µA 電流 - 輸出 / 通道:- 電壓 - 電源,單路/雙路(±):7 V ~ 36 V,±3.5 V ~ 18 V 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:8-DIP(0.300",7.62mm) 供應(yīng)商設(shè)備封裝:8-PDIP 包裝:管件
AD746B 制造商:AD 制造商全稱:Analog Devices 功能描述:Dual Precision, 500 ns Settling, BiFET Op Amp
AD746BH 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Voltage-Feedback Operational Amplifier